stm32g030xx.h 552 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445
  1. /**
  2. ******************************************************************************
  3. * @file stm32g030xx.h
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
  6. * This file contains all the peripheral register's definitions, bits
  7. * definitions and memory mapping for stm32g030xx devices.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral's registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * Copyright (c) 2018-2021 STMicroelectronics.
  18. * All rights reserved.
  19. *
  20. * This software is licensed under terms that can be found in the LICENSE file
  21. * in the root directory of this software component.
  22. * If no LICENSE file comes with this software, it is provided AS-IS.
  23. *
  24. ******************************************************************************
  25. */
  26. /** @addtogroup CMSIS_Device
  27. * @{
  28. */
  29. /** @addtogroup stm32g030xx
  30. * @{
  31. */
  32. #ifndef STM32G030xx_H
  33. #define STM32G030xx_H
  34. #ifdef __cplusplus
  35. extern "C" {
  36. #endif /* __cplusplus */
  37. /** @addtogroup Configuration_section_for_CMSIS
  38. * @{
  39. */
  40. /**
  41. * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
  42. */
  43. #define __CM0PLUS_REV 0U /*!< Core Revision r0p0 */
  44. #define __MPU_PRESENT 1U /*!< STM32G0xx provides an MPU */
  45. #define __VTOR_PRESENT 1U /*!< Vector Table Register supported */
  46. #define __NVIC_PRIO_BITS 2U /*!< STM32G0xx uses 2 Bits for the Priority Levels */
  47. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  48. /**
  49. * @}
  50. */
  51. /** @addtogroup Peripheral_interrupt_number_definition
  52. * @{
  53. */
  54. /**
  55. * @brief stm32g030xx Interrupt Number Definition, according to the selected device
  56. * in @ref Library_configuration_section
  57. */
  58. /*!< Interrupt Number Definition */
  59. typedef enum
  60. {
  61. /****** Cortex-M0+ Processor Exceptions Numbers ***************************************************************/
  62. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  63. HardFault_IRQn = -13, /*!< 3 Cortex-M Hard Fault Interrupt */
  64. SVCall_IRQn = -5, /*!< 11 Cortex-M SV Call Interrupt */
  65. PendSV_IRQn = -2, /*!< 14 Cortex-M Pend SV Interrupt */
  66. SysTick_IRQn = -1, /*!< 15 Cortex-M System Tick Interrupt */
  67. /****** STM32G0xxxx specific Interrupt Numbers ****************************************************************/
  68. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  69. RTC_TAMP_IRQn = 2, /*!< RTC interrupt through the EXTI line 19 & 21 */
  70. FLASH_IRQn = 3, /*!< FLASH global Interrupt */
  71. RCC_IRQn = 4, /*!< RCC global Interrupt */
  72. EXTI0_1_IRQn = 5, /*!< EXTI 0 and 1 Interrupts */
  73. EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
  74. EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
  75. DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
  76. DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */
  77. DMA1_Ch4_5_DMAMUX1_OVR_IRQn = 11, /*!< DMA1 Channel 4 to Channel 5 and DMAMUX1 Overrun Interrupts */
  78. ADC1_IRQn = 12, /*!< ADC1 Interrupts */
  79. TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupts */
  80. TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */
  81. TIM3_IRQn = 16, /*!< TIM3 global Interrupt */
  82. TIM14_IRQn = 19, /*!< TIM14 global Interrupt */
  83. TIM16_IRQn = 21, /*!< TIM16 global Interrupt */
  84. TIM17_IRQn = 22, /*!< TIM17 global Interrupt */
  85. I2C1_IRQn = 23, /*!< I2C1 Interrupt (combined with EXTI 23) */
  86. I2C2_IRQn = 24, /*!< I2C2 Interrupt */
  87. SPI1_IRQn = 25, /*!< SPI1/I2S1 Interrupt */
  88. SPI2_IRQn = 26, /*!< SPI2 Interrupt */
  89. USART1_IRQn = 27, /*!< USART1 Interrupt */
  90. USART2_IRQn = 28, /*!< USART2 Interrupt */
  91. } IRQn_Type;
  92. /**
  93. * @}
  94. */
  95. #include "core_cm0plus.h" /* Cortex-M0+ processor and core peripherals */
  96. #include "system_stm32g0xx.h"
  97. #include <stdint.h>
  98. /** @addtogroup Peripheral_registers_structures
  99. * @{
  100. */
  101. /**
  102. * @brief Analog to Digital Converter
  103. */
  104. typedef struct
  105. {
  106. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  107. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  108. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  109. __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */
  110. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  111. __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */
  112. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  113. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  114. __IO uint32_t AWD1TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  115. __IO uint32_t AWD2TR; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
  116. __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */
  117. __IO uint32_t AWD3TR; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x2C */
  118. uint32_t RESERVED3[4]; /*!< Reserved, 0x30 - 0x3C */
  119. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  120. uint32_t RESERVED4[23];/*!< Reserved, 0x44 - 0x9C */
  121. __IO uint32_t AWD2CR; /*!< ADC analog watchdog 2 configuration register, Address offset: 0xA0 */
  122. __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 configuration register, Address offset: 0xA4 */
  123. uint32_t RESERVED5[3]; /*!< Reserved, 0xA8 - 0xB0 */
  124. __IO uint32_t CALFACT; /*!< ADC Calibration factor register, Address offset: 0xB4 */
  125. } ADC_TypeDef;
  126. typedef struct
  127. {
  128. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  129. } ADC_Common_TypeDef;
  130. /* Legacy registers naming */
  131. #define TR1 AWD1TR
  132. #define TR2 AWD2TR
  133. #define TR3 AWD3TR
  134. /**
  135. * @brief CRC calculation unit
  136. */
  137. typedef struct
  138. {
  139. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  140. __IO uint32_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  141. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  142. uint32_t RESERVED1; /*!< Reserved, 0x0C */
  143. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  144. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  145. } CRC_TypeDef;
  146. /**
  147. * @brief Debug MCU
  148. */
  149. typedef struct
  150. {
  151. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  152. __IO uint32_t CR; /*!< Debug configuration register, Address offset: 0x04 */
  153. __IO uint32_t APBFZ1; /*!< Debug APB freeze register 1, Address offset: 0x08 */
  154. __IO uint32_t APBFZ2; /*!< Debug APB freeze register 2, Address offset: 0x0C */
  155. } DBG_TypeDef;
  156. /**
  157. * @brief DMA Controller
  158. */
  159. typedef struct
  160. {
  161. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  162. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  163. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  164. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  165. } DMA_Channel_TypeDef;
  166. typedef struct
  167. {
  168. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  169. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  170. } DMA_TypeDef;
  171. /**
  172. * @brief DMA Multiplexer
  173. */
  174. typedef struct
  175. {
  176. __IO uint32_t CCR; /*!< DMA Multiplexer Channel x Control Register Address offset: 0x0004 * (channel x) */
  177. }DMAMUX_Channel_TypeDef;
  178. typedef struct
  179. {
  180. __IO uint32_t CSR; /*!< DMA Channel Status Register Address offset: 0x0080 */
  181. __IO uint32_t CFR; /*!< DMA Channel Clear Flag Register Address offset: 0x0084 */
  182. }DMAMUX_ChannelStatus_TypeDef;
  183. typedef struct
  184. {
  185. __IO uint32_t RGCR; /*!< DMA Request Generator x Control Register Address offset: 0x0100 + 0x0004 * (Req Gen x) */
  186. }DMAMUX_RequestGen_TypeDef;
  187. typedef struct
  188. {
  189. __IO uint32_t RGSR; /*!< DMA Request Generator Status Register Address offset: 0x0140 */
  190. __IO uint32_t RGCFR; /*!< DMA Request Generator Clear Flag Register Address offset: 0x0144 */
  191. }DMAMUX_RequestGenStatus_TypeDef;
  192. /**
  193. * @brief Asynch Interrupt/Event Controller (EXTI)
  194. */
  195. typedef struct
  196. {
  197. __IO uint32_t RTSR1; /*!< EXTI Rising Trigger Selection Register 1, Address offset: 0x00 */
  198. __IO uint32_t FTSR1; /*!< EXTI Falling Trigger Selection Register 1, Address offset: 0x04 */
  199. __IO uint32_t SWIER1; /*!< EXTI Software Interrupt event Register 1, Address offset: 0x08 */
  200. __IO uint32_t RPR1; /*!< EXTI Rising Pending Register 1, Address offset: 0x0C */
  201. __IO uint32_t FPR1; /*!< EXTI Falling Pending Register 1, Address offset: 0x10 */
  202. uint32_t RESERVED1[3]; /*!< Reserved 1, 0x14 -- 0x1C */
  203. uint32_t RESERVED2[5]; /*!< Reserved 2, 0x20 -- 0x30 */
  204. uint32_t RESERVED3[11]; /*!< Reserved 3, 0x34 -- 0x5C */
  205. __IO uint32_t EXTICR[4]; /*!< EXTI External Interrupt Configuration Register, 0x60 -- 0x6C */
  206. uint32_t RESERVED4[4]; /*!< Reserved 4, 0x70 -- 0x7C */
  207. __IO uint32_t IMR1; /*!< EXTI Interrupt Mask Register 1, Address offset: 0x80 */
  208. __IO uint32_t EMR1; /*!< EXTI Event Mask Register 1, Address offset: 0x84 */
  209. } EXTI_TypeDef;
  210. /**
  211. * @brief FLASH Registers
  212. */
  213. typedef struct
  214. {
  215. __IO uint32_t ACR; /*!< FLASH Access Control register, Address offset: 0x00 */
  216. uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x04 */
  217. __IO uint32_t KEYR; /*!< FLASH Key register, Address offset: 0x08 */
  218. __IO uint32_t OPTKEYR; /*!< FLASH Option Key register, Address offset: 0x0C */
  219. __IO uint32_t SR; /*!< FLASH Status register, Address offset: 0x10 */
  220. __IO uint32_t CR; /*!< FLASH Control register, Address offset: 0x14 */
  221. __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
  222. uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
  223. __IO uint32_t OPTR; /*!< FLASH Option register, Address offset: 0x20 */
  224. uint32_t RESERVED3[2]; /*!< Reserved3, Address offset: 0x24--0x28 */
  225. __IO uint32_t WRP1AR; /*!< FLASH Bank WRP area A address register, Address offset: 0x2C */
  226. __IO uint32_t WRP1BR; /*!< FLASH Bank WRP area B address register, Address offset: 0x30 */
  227. uint32_t RESERVED4[2]; /*!< Reserved4, Address offset: 0x34--0x38 */
  228. } FLASH_TypeDef;
  229. /**
  230. * @brief General Purpose I/O
  231. */
  232. typedef struct
  233. {
  234. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  235. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  236. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  237. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  238. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  239. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  240. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  241. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  242. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  243. __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
  244. } GPIO_TypeDef;
  245. /**
  246. * @brief Inter-integrated Circuit Interface
  247. */
  248. typedef struct
  249. {
  250. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  251. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  252. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  253. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  254. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  255. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  256. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  257. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  258. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  259. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  260. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  261. } I2C_TypeDef;
  262. /**
  263. * @brief Independent WATCHDOG
  264. */
  265. typedef struct
  266. {
  267. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  268. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  269. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  270. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  271. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  272. } IWDG_TypeDef;
  273. /**
  274. * @brief Power Control
  275. */
  276. typedef struct
  277. {
  278. __IO uint32_t CR1; /*!< PWR Power Control Register 1, Address offset: 0x00 */
  279. uint32_t RESERVED0; /*!< Reserved, Address offset: 0x04 */
  280. __IO uint32_t CR3; /*!< PWR Power Control Register 3, Address offset: 0x08 */
  281. __IO uint32_t CR4; /*!< PWR Power Control Register 4, Address offset: 0x0C */
  282. __IO uint32_t SR1; /*!< PWR Power Status Register 1, Address offset: 0x10 */
  283. __IO uint32_t SR2; /*!< PWR Power Status Register 2, Address offset: 0x14 */
  284. __IO uint32_t SCR; /*!< PWR Power Status Clear Register, Address offset: 0x18 */
  285. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x1C */
  286. __IO uint32_t PUCRA; /*!< PWR Pull-Up Control Register of port A, Address offset: 0x20 */
  287. __IO uint32_t PDCRA; /*!< PWR Pull-Down Control Register of port A, Address offset: 0x24 */
  288. __IO uint32_t PUCRB; /*!< PWR Pull-Up Control Register of port B, Address offset: 0x28 */
  289. __IO uint32_t PDCRB; /*!< PWR Pull-Down Control Register of port B, Address offset: 0x2C */
  290. __IO uint32_t PUCRC; /*!< PWR Pull-Up Control Register of port C, Address offset: 0x30 */
  291. __IO uint32_t PDCRC; /*!< PWR Pull-Down Control Register of port C, Address offset: 0x34 */
  292. __IO uint32_t PUCRD; /*!< PWR Pull-Up Control Register of port D, Address offset: 0x38 */
  293. __IO uint32_t PDCRD; /*!< PWR Pull-Down Control Register of port D, Address offset: 0x3C */
  294. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x40 */
  295. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x44 */
  296. __IO uint32_t PUCRF; /*!< PWR Pull-Up Control Register of port F, Address offset: 0x48 */
  297. __IO uint32_t PDCRF; /*!< PWR Pull-Down Control Register of port F, Address offset: 0x4C */
  298. } PWR_TypeDef;
  299. /**
  300. * @brief Reset and Clock Control
  301. */
  302. typedef struct
  303. {
  304. __IO uint32_t CR; /*!< RCC Clock Sources Control Register, Address offset: 0x00 */
  305. __IO uint32_t ICSCR; /*!< RCC Internal Clock Sources Calibration Register, Address offset: 0x04 */
  306. __IO uint32_t CFGR; /*!< RCC Regulated Domain Clocks Configuration Register, Address offset: 0x08 */
  307. __IO uint32_t PLLCFGR; /*!< RCC System PLL configuration Register, Address offset: 0x0C */
  308. __IO uint32_t RESERVED0; /*!< Reserved, Address offset: 0x10 */
  309. __IO uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  310. __IO uint32_t CIER; /*!< RCC Clock Interrupt Enable Register, Address offset: 0x18 */
  311. __IO uint32_t CIFR; /*!< RCC Clock Interrupt Flag Register, Address offset: 0x1C */
  312. __IO uint32_t CICR; /*!< RCC Clock Interrupt Clear Register, Address offset: 0x20 */
  313. __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x24 */
  314. __IO uint32_t AHBRSTR; /*!< RCC AHB peripherals reset register, Address offset: 0x28 */
  315. __IO uint32_t APBRSTR1; /*!< RCC APB peripherals reset register 1, Address offset: 0x2C */
  316. __IO uint32_t APBRSTR2; /*!< RCC APB peripherals reset register 2, Address offset: 0x30 */
  317. __IO uint32_t IOPENR; /*!< RCC IO port enable register, Address offset: 0x34 */
  318. __IO uint32_t AHBENR; /*!< RCC AHB peripherals clock enable register, Address offset: 0x38 */
  319. __IO uint32_t APBENR1; /*!< RCC APB peripherals clock enable register1, Address offset: 0x3C */
  320. __IO uint32_t APBENR2; /*!< RCC APB peripherals clock enable register2, Address offset: 0x40 */
  321. __IO uint32_t IOPSMENR; /*!< RCC IO port clocks enable in sleep mode register, Address offset: 0x44 */
  322. __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clocks enable in sleep mode register, Address offset: 0x48 */
  323. __IO uint32_t APBSMENR1; /*!< RCC APB peripheral clocks enable in sleep mode register1, Address offset: 0x4C */
  324. __IO uint32_t APBSMENR2; /*!< RCC APB peripheral clocks enable in sleep mode register2, Address offset: 0x50 */
  325. __IO uint32_t CCIPR; /*!< RCC Peripherals Independent Clocks Configuration Register, Address offset: 0x54 */
  326. __IO uint32_t RESERVED2; /*!< Reserved, Address offset: 0x58 */
  327. __IO uint32_t BDCR; /*!< RCC Backup Domain Control Register, Address offset: 0x5C */
  328. __IO uint32_t CSR; /*!< RCC Unregulated Domain Clock Control and Status Register, Address offset: 0x60 */
  329. } RCC_TypeDef;
  330. /**
  331. * @brief Real-Time Clock
  332. */
  333. typedef struct
  334. {
  335. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  336. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  337. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x08 */
  338. __IO uint32_t ICSR; /*!< RTC initialization control and status register, Address offset: 0x0C */
  339. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  340. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  341. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x18 */
  342. uint32_t RESERVED0; /*!< Reserved Address offset: 0x1C */
  343. uint32_t RESERVED1; /*!< Reserved Address offset: 0x20 */
  344. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  345. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x28 */
  346. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  347. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  348. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  349. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  350. uint32_t RESERVED2; /*!< Reserved Address offset: 0x1C */
  351. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x40 */
  352. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  353. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x48 */
  354. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x4C */
  355. __IO uint32_t SR; /*!< RTC Status register, Address offset: 0x50 */
  356. __IO uint32_t MISR; /*!< RTC Masked Interrupt Status register, Address offset: 0x54 */
  357. uint32_t RESERVED3; /*!< Reserved Address offset: 0x58 */
  358. __IO uint32_t SCR; /*!< RTC Status Clear register, Address offset: 0x5C */
  359. __IO uint32_t OR; /*!< RTC option register, Address offset: 0x60 */
  360. } RTC_TypeDef;
  361. /**
  362. * @brief Tamper and backup registers
  363. */
  364. typedef struct
  365. {
  366. __IO uint32_t CR1; /*!< TAMP configuration register 1, Address offset: 0x00 */
  367. __IO uint32_t CR2; /*!< TAMP configuration register 2, Address offset: 0x04 */
  368. uint32_t RESERVED0; /*!< Reserved Address offset: 0x08 */
  369. __IO uint32_t FLTCR; /*!< Reserved Address offset: 0x0C */
  370. uint32_t RESERVED1[7]; /*!< Reserved Address offset: 0x10 -- 0x28 */
  371. __IO uint32_t IER; /*!< TAMP Interrupt enable register, Address offset: 0x2C */
  372. __IO uint32_t SR; /*!< TAMP Status register, Address offset: 0x30 */
  373. __IO uint32_t MISR; /*!< TAMP Masked Interrupt Status register, Address offset: 0x34 */
  374. uint32_t RESERVED2; /*!< Reserved Address offset: 0x38 */
  375. __IO uint32_t SCR; /*!< TAMP Status clear register, Address offset: 0x3C */
  376. uint32_t RESERVED3[48]; /*!< Reserved Address offset: 0x54 -- 0xFC */
  377. __IO uint32_t BKP0R; /*!< TAMP backup register 0, Address offset: 0x100 */
  378. __IO uint32_t BKP1R; /*!< TAMP backup register 1, Address offset: 0x104 */
  379. __IO uint32_t BKP2R; /*!< TAMP backup register 2, Address offset: 0x108 */
  380. __IO uint32_t BKP3R; /*!< TAMP backup register 3, Address offset: 0x10C */
  381. __IO uint32_t BKP4R; /*!< TAMP backup register 4, Address offset: 0x110 */
  382. } TAMP_TypeDef;
  383. /**
  384. * @brief Serial Peripheral Interface
  385. */
  386. typedef struct
  387. {
  388. __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
  389. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  390. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  391. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  392. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  393. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
  394. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
  395. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  396. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  397. } SPI_TypeDef;
  398. /**
  399. * @brief System configuration controller
  400. */
  401. typedef struct
  402. {
  403. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
  404. uint32_t RESERVED0[5]; /*!< Reserved, 0x04 --0x14 */
  405. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */
  406. uint32_t RESERVED1[25]; /*!< Reserved 0x1C */
  407. __IO uint32_t IT_LINE_SR[32]; /*!< SYSCFG configuration IT_LINE register, Address offset: 0x80 */
  408. } SYSCFG_TypeDef;
  409. /**
  410. * @brief TIM
  411. */
  412. typedef struct
  413. {
  414. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  415. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  416. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  417. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  418. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  419. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  420. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  421. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  422. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  423. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  424. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  425. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  426. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  427. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  428. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  429. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  430. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  431. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  432. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  433. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  434. __IO uint32_t OR1; /*!< TIM option register, Address offset: 0x50 */
  435. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  436. __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
  437. __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
  438. __IO uint32_t AF1; /*!< TIM alternate function register 1, Address offset: 0x60 */
  439. __IO uint32_t AF2; /*!< TIM alternate function register 2, Address offset: 0x64 */
  440. __IO uint32_t TISEL; /*!< TIM Input Selection register, Address offset: 0x68 */
  441. } TIM_TypeDef;
  442. /**
  443. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  444. */
  445. typedef struct
  446. {
  447. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  448. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  449. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  450. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  451. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  452. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  453. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  454. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  455. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  456. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  457. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  458. __IO uint32_t PRESC; /*!< USART Prescaler register, Address offset: 0x2C */
  459. } USART_TypeDef;
  460. /**
  461. * @brief Window WATCHDOG
  462. */
  463. typedef struct
  464. {
  465. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  466. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  467. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  468. } WWDG_TypeDef;
  469. /**
  470. * @}
  471. */
  472. /** @addtogroup Peripheral_memory_map
  473. * @{
  474. */
  475. #define FLASH_BASE (0x08000000UL) /*!< FLASH base address */
  476. #define SRAM_BASE (0x20000000UL) /*!< SRAM base address */
  477. #define PERIPH_BASE (0x40000000UL) /*!< Peripheral base address */
  478. #define IOPORT_BASE (0x50000000UL) /*!< IOPORT base address */
  479. #define SRAM_SIZE_MAX (0x00002000UL) /*!< maximum SRAM size (up to 8 KBytes) */
  480. #define FLASH_SIZE (((*((uint32_t *)FLASHSIZE_BASE)) & (0x007FU)) << 10U)
  481. /*!< Peripheral memory map */
  482. #define APBPERIPH_BASE (PERIPH_BASE)
  483. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  484. /*!< APB peripherals */
  485. #define TIM3_BASE (APBPERIPH_BASE + 0x00000400UL)
  486. #define TIM14_BASE (APBPERIPH_BASE + 0x00002000UL)
  487. #define RTC_BASE (APBPERIPH_BASE + 0x00002800UL)
  488. #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00UL)
  489. #define IWDG_BASE (APBPERIPH_BASE + 0x00003000UL)
  490. #define SPI2_BASE (APBPERIPH_BASE + 0x00003800UL)
  491. #define USART2_BASE (APBPERIPH_BASE + 0x00004400UL)
  492. #define I2C1_BASE (APBPERIPH_BASE + 0x00005400UL)
  493. #define I2C2_BASE (APBPERIPH_BASE + 0x00005800UL)
  494. #define PWR_BASE (APBPERIPH_BASE + 0x00007000UL)
  495. #define TAMP_BASE (APBPERIPH_BASE + 0x0000B000UL)
  496. #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000UL)
  497. #define ADC1_BASE (APBPERIPH_BASE + 0x00012400UL)
  498. #define ADC1_COMMON_BASE (APBPERIPH_BASE + 0x00012708UL)
  499. #define ADC_BASE (ADC1_COMMON_BASE) /* Kept for legacy purpose */
  500. #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00UL)
  501. #define SPI1_BASE (APBPERIPH_BASE + 0x00013000UL)
  502. #define USART1_BASE (APBPERIPH_BASE + 0x00013800UL)
  503. #define TIM16_BASE (APBPERIPH_BASE + 0x00014400UL)
  504. #define TIM17_BASE (APBPERIPH_BASE + 0x00014800UL)
  505. #define DBG_BASE (APBPERIPH_BASE + 0x00015800UL)
  506. /*!< AHB peripherals */
  507. #define DMA1_BASE (AHBPERIPH_BASE)
  508. #define DMAMUX1_BASE (AHBPERIPH_BASE + 0x00000800UL)
  509. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000UL)
  510. #define EXTI_BASE (AHBPERIPH_BASE + 0x00001800UL)
  511. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000UL)
  512. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000UL)
  513. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008UL)
  514. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CUL)
  515. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030UL)
  516. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044UL)
  517. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058UL)
  518. #define DMAMUX1_Channel0_BASE (DMAMUX1_BASE)
  519. #define DMAMUX1_Channel1_BASE (DMAMUX1_BASE + 0x00000004UL)
  520. #define DMAMUX1_Channel2_BASE (DMAMUX1_BASE + 0x00000008UL)
  521. #define DMAMUX1_Channel3_BASE (DMAMUX1_BASE + 0x0000000CUL)
  522. #define DMAMUX1_Channel4_BASE (DMAMUX1_BASE + 0x00000010UL)
  523. #define DMAMUX1_RequestGenerator0_BASE (DMAMUX1_BASE + 0x00000100UL)
  524. #define DMAMUX1_RequestGenerator1_BASE (DMAMUX1_BASE + 0x00000104UL)
  525. #define DMAMUX1_RequestGenerator2_BASE (DMAMUX1_BASE + 0x00000108UL)
  526. #define DMAMUX1_RequestGenerator3_BASE (DMAMUX1_BASE + 0x0000010CUL)
  527. #define DMAMUX1_ChannelStatus_BASE (DMAMUX1_BASE + 0x00000080UL)
  528. #define DMAMUX1_RequestGenStatus_BASE (DMAMUX1_BASE + 0x00000140UL)
  529. /*!< IOPORT */
  530. #define GPIOA_BASE (IOPORT_BASE + 0x00000000UL)
  531. #define GPIOB_BASE (IOPORT_BASE + 0x00000400UL)
  532. #define GPIOC_BASE (IOPORT_BASE + 0x00000800UL)
  533. #define GPIOD_BASE (IOPORT_BASE + 0x00000C00UL)
  534. #define GPIOF_BASE (IOPORT_BASE + 0x00001400UL)
  535. /*!< Device Electronic Signature */
  536. #define PACKAGE_BASE (0x1FFF7500UL) /*!< Package data register base address */
  537. #define UID_BASE (0x1FFF7590UL) /*!< Unique device ID register base address */
  538. #define FLASHSIZE_BASE (0x1FFF75E0UL) /*!< Flash size data register base address */
  539. /**
  540. * @}
  541. */
  542. /** @addtogroup Peripheral_declaration
  543. * @{
  544. */
  545. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  546. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  547. #define RTC ((RTC_TypeDef *) RTC_BASE)
  548. #define TAMP ((TAMP_TypeDef *) TAMP_BASE)
  549. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  550. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  551. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  552. #define USART2 ((USART_TypeDef *) USART2_BASE)
  553. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  554. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  555. #define PWR ((PWR_TypeDef *) PWR_BASE)
  556. #define RCC ((RCC_TypeDef *) RCC_BASE)
  557. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  558. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  559. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  560. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  561. #define USART1 ((USART_TypeDef *) USART1_BASE)
  562. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  563. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  564. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  565. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  566. #define CRC ((CRC_TypeDef *) CRC_BASE)
  567. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  568. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  569. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  570. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  571. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  572. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  573. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
  574. #define ADC (ADC1_COMMON) /* Kept for legacy purpose */
  575. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  576. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  577. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  578. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  579. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  580. #define DMAMUX1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_BASE)
  581. #define DMAMUX1_Channel0 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel0_BASE)
  582. #define DMAMUX1_Channel1 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel1_BASE)
  583. #define DMAMUX1_Channel2 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel2_BASE)
  584. #define DMAMUX1_Channel3 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel3_BASE)
  585. #define DMAMUX1_Channel4 ((DMAMUX_Channel_TypeDef *) DMAMUX1_Channel4_BASE)
  586. #define DMAMUX1_RequestGenerator0 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator0_BASE)
  587. #define DMAMUX1_RequestGenerator1 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator1_BASE)
  588. #define DMAMUX1_RequestGenerator2 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator2_BASE)
  589. #define DMAMUX1_RequestGenerator3 ((DMAMUX_RequestGen_TypeDef *) DMAMUX1_RequestGenerator3_BASE)
  590. #define DMAMUX1_ChannelStatus ((DMAMUX_ChannelStatus_TypeDef *) DMAMUX1_ChannelStatus_BASE)
  591. #define DMAMUX1_RequestGenStatus ((DMAMUX_RequestGenStatus_TypeDef *) DMAMUX1_RequestGenStatus_BASE)
  592. #define DBG ((DBG_TypeDef *) DBG_BASE)
  593. /**
  594. * @}
  595. */
  596. /** @addtogroup Exported_constants
  597. * @{
  598. */
  599. /** @addtogroup Hardware_Constant_Definition
  600. * @{
  601. */
  602. #define LSI_STARTUP_TIME 130U /*!< LSI Maximum startup time in us */
  603. /**
  604. * @}
  605. */
  606. /** @addtogroup Peripheral_Registers_Bits_Definition
  607. * @{
  608. */
  609. /******************************************************************************/
  610. /* Peripheral Registers Bits Definition */
  611. /******************************************************************************/
  612. /******************************************************************************/
  613. /* */
  614. /* Analog to Digital Converter (ADC) */
  615. /* */
  616. /******************************************************************************/
  617. /******************** Bit definition for ADC_ISR register *******************/
  618. #define ADC_ISR_ADRDY_Pos (0U)
  619. #define ADC_ISR_ADRDY_Msk (0x1UL << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  620. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  621. #define ADC_ISR_EOSMP_Pos (1U)
  622. #define ADC_ISR_EOSMP_Msk (0x1UL << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  623. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  624. #define ADC_ISR_EOC_Pos (2U)
  625. #define ADC_ISR_EOC_Msk (0x1UL << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  626. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  627. #define ADC_ISR_EOS_Pos (3U)
  628. #define ADC_ISR_EOS_Msk (0x1UL << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  629. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  630. #define ADC_ISR_OVR_Pos (4U)
  631. #define ADC_ISR_OVR_Msk (0x1UL << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  632. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  633. #define ADC_ISR_AWD1_Pos (7U)
  634. #define ADC_ISR_AWD1_Msk (0x1UL << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  635. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  636. #define ADC_ISR_AWD2_Pos (8U)
  637. #define ADC_ISR_AWD2_Msk (0x1UL << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
  638. #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
  639. #define ADC_ISR_AWD3_Pos (9U)
  640. #define ADC_ISR_AWD3_Msk (0x1UL << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
  641. #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
  642. #define ADC_ISR_EOCAL_Pos (11U)
  643. #define ADC_ISR_EOCAL_Msk (0x1UL << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */
  644. #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< ADC end of calibration flag */
  645. #define ADC_ISR_CCRDY_Pos (13U)
  646. #define ADC_ISR_CCRDY_Msk (0x1UL << ADC_ISR_CCRDY_Pos) /*!< 0x00002000 */
  647. #define ADC_ISR_CCRDY ADC_ISR_CCRDY_Msk /*!< ADC channel configuration ready flag */
  648. /* Legacy defines */
  649. #define ADC_ISR_EOSEQ (ADC_ISR_EOS)
  650. /******************** Bit definition for ADC_IER register *******************/
  651. #define ADC_IER_ADRDYIE_Pos (0U)
  652. #define ADC_IER_ADRDYIE_Msk (0x1UL << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  653. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  654. #define ADC_IER_EOSMPIE_Pos (1U)
  655. #define ADC_IER_EOSMPIE_Msk (0x1UL << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  656. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  657. #define ADC_IER_EOCIE_Pos (2U)
  658. #define ADC_IER_EOCIE_Msk (0x1UL << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  659. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  660. #define ADC_IER_EOSIE_Pos (3U)
  661. #define ADC_IER_EOSIE_Msk (0x1UL << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  662. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  663. #define ADC_IER_OVRIE_Pos (4U)
  664. #define ADC_IER_OVRIE_Msk (0x1UL << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  665. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  666. #define ADC_IER_AWD1IE_Pos (7U)
  667. #define ADC_IER_AWD1IE_Msk (0x1UL << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  668. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  669. #define ADC_IER_AWD2IE_Pos (8U)
  670. #define ADC_IER_AWD2IE_Msk (0x1UL << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
  671. #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
  672. #define ADC_IER_AWD3IE_Pos (9U)
  673. #define ADC_IER_AWD3IE_Msk (0x1UL << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
  674. #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
  675. #define ADC_IER_EOCALIE_Pos (11U)
  676. #define ADC_IER_EOCALIE_Msk (0x1UL << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */
  677. #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< ADC end of calibration interrupt */
  678. #define ADC_IER_CCRDYIE_Pos (13U)
  679. #define ADC_IER_CCRDYIE_Msk (0x1UL << ADC_IER_CCRDYIE_Pos) /*!< 0x00002000 */
  680. #define ADC_IER_CCRDYIE ADC_IER_CCRDYIE_Msk /*!< ADC channel configuration ready interrupt */
  681. /* Legacy defines */
  682. #define ADC_IER_EOSEQIE (ADC_IER_EOSIE)
  683. /******************** Bit definition for ADC_CR register ********************/
  684. #define ADC_CR_ADEN_Pos (0U)
  685. #define ADC_CR_ADEN_Msk (0x1UL << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  686. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  687. #define ADC_CR_ADDIS_Pos (1U)
  688. #define ADC_CR_ADDIS_Msk (0x1UL << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  689. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  690. #define ADC_CR_ADSTART_Pos (2U)
  691. #define ADC_CR_ADSTART_Msk (0x1UL << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  692. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  693. #define ADC_CR_ADSTP_Pos (4U)
  694. #define ADC_CR_ADSTP_Msk (0x1UL << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  695. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  696. #define ADC_CR_ADVREGEN_Pos (28U)
  697. #define ADC_CR_ADVREGEN_Msk (0x1UL << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
  698. #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
  699. #define ADC_CR_ADCAL_Pos (31U)
  700. #define ADC_CR_ADCAL_Msk (0x1UL << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  701. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  702. /******************** Bit definition for ADC_CFGR1 register *****************/
  703. #define ADC_CFGR1_DMAEN_Pos (0U)
  704. #define ADC_CFGR1_DMAEN_Msk (0x1UL << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
  705. #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */
  706. #define ADC_CFGR1_DMACFG_Pos (1U)
  707. #define ADC_CFGR1_DMACFG_Msk (0x1UL << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
  708. #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */
  709. #define ADC_CFGR1_SCANDIR_Pos (2U)
  710. #define ADC_CFGR1_SCANDIR_Msk (0x1UL << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  711. #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */
  712. #define ADC_CFGR1_RES_Pos (3U)
  713. #define ADC_CFGR1_RES_Msk (0x3UL << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
  714. #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */
  715. #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
  716. #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
  717. #define ADC_CFGR1_ALIGN_Pos (5U)
  718. #define ADC_CFGR1_ALIGN_Msk (0x1UL << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  719. #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignment */
  720. #define ADC_CFGR1_EXTSEL_Pos (6U)
  721. #define ADC_CFGR1_EXTSEL_Msk (0x7UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
  722. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */
  723. #define ADC_CFGR1_EXTSEL_0 (0x1UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  724. #define ADC_CFGR1_EXTSEL_1 (0x2UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  725. #define ADC_CFGR1_EXTSEL_2 (0x4UL << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  726. #define ADC_CFGR1_EXTEN_Pos (10U)
  727. #define ADC_CFGR1_EXTEN_Msk (0x3UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  728. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  729. #define ADC_CFGR1_EXTEN_0 (0x1UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  730. #define ADC_CFGR1_EXTEN_1 (0x2UL << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  731. #define ADC_CFGR1_OVRMOD_Pos (12U)
  732. #define ADC_CFGR1_OVRMOD_Msk (0x1UL << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  733. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  734. #define ADC_CFGR1_CONT_Pos (13U)
  735. #define ADC_CFGR1_CONT_Msk (0x1UL << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  736. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */
  737. #define ADC_CFGR1_WAIT_Pos (14U)
  738. #define ADC_CFGR1_WAIT_Msk (0x1UL << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  739. #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */
  740. #define ADC_CFGR1_AUTOFF_Pos (15U)
  741. #define ADC_CFGR1_AUTOFF_Msk (0x1UL << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
  742. #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */
  743. #define ADC_CFGR1_DISCEN_Pos (16U)
  744. #define ADC_CFGR1_DISCEN_Msk (0x1UL << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  745. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  746. #define ADC_CFGR1_CHSELRMOD_Pos (21U)
  747. #define ADC_CFGR1_CHSELRMOD_Msk (0x1UL << ADC_CFGR1_CHSELRMOD_Pos) /*!< 0x00200000 */
  748. #define ADC_CFGR1_CHSELRMOD ADC_CFGR1_CHSELRMOD_Msk /*!< ADC group regular sequencer mode */
  749. #define ADC_CFGR1_AWD1SGL_Pos (22U)
  750. #define ADC_CFGR1_AWD1SGL_Msk (0x1UL << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */
  751. #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  752. #define ADC_CFGR1_AWD1EN_Pos (23U)
  753. #define ADC_CFGR1_AWD1EN_Msk (0x1UL << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */
  754. #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  755. #define ADC_CFGR1_AWD1CH_Pos (26U)
  756. #define ADC_CFGR1_AWD1CH_Msk (0x1FUL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */
  757. #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  758. #define ADC_CFGR1_AWD1CH_0 (0x01UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */
  759. #define ADC_CFGR1_AWD1CH_1 (0x02UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */
  760. #define ADC_CFGR1_AWD1CH_2 (0x04UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */
  761. #define ADC_CFGR1_AWD1CH_3 (0x08UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */
  762. #define ADC_CFGR1_AWD1CH_4 (0x10UL << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */
  763. /* Legacy defines */
  764. #define ADC_CFGR1_AUTDLY (ADC_CFGR1_WAIT)
  765. /******************** Bit definition for ADC_CFGR2 register *****************/
  766. #define ADC_CFGR2_OVSE_Pos (0U)
  767. #define ADC_CFGR2_OVSE_Msk (0x1UL << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */
  768. #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
  769. #define ADC_CFGR2_OVSR_Pos (2U)
  770. #define ADC_CFGR2_OVSR_Msk (0x7UL << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
  771. #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
  772. #define ADC_CFGR2_OVSR_0 (0x1UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
  773. #define ADC_CFGR2_OVSR_1 (0x2UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
  774. #define ADC_CFGR2_OVSR_2 (0x4UL << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
  775. #define ADC_CFGR2_OVSS_Pos (5U)
  776. #define ADC_CFGR2_OVSS_Msk (0xFUL << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
  777. #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
  778. #define ADC_CFGR2_OVSS_0 (0x1UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
  779. #define ADC_CFGR2_OVSS_1 (0x2UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
  780. #define ADC_CFGR2_OVSS_2 (0x4UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
  781. #define ADC_CFGR2_OVSS_3 (0x8UL << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
  782. #define ADC_CFGR2_TOVS_Pos (9U)
  783. #define ADC_CFGR2_TOVS_Msk (0x1UL << ADC_CFGR2_TOVS_Pos) /*!< 0x00000200 */
  784. #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
  785. #define ADC_CFGR2_LFTRIG_Pos (29U)
  786. #define ADC_CFGR2_LFTRIG_Msk (0x1UL << ADC_CFGR2_LFTRIG_Pos) /*!< 0x20000000 */
  787. #define ADC_CFGR2_LFTRIG ADC_CFGR2_LFTRIG_Msk /*!< ADC low frequency trigger mode */
  788. #define ADC_CFGR2_CKMODE_Pos (30U)
  789. #define ADC_CFGR2_CKMODE_Msk (0x3UL << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
  790. #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */
  791. #define ADC_CFGR2_CKMODE_1 (0x2UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
  792. #define ADC_CFGR2_CKMODE_0 (0x1UL << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
  793. /******************** Bit definition for ADC_SMPR register ******************/
  794. #define ADC_SMPR_SMP1_Pos (0U)
  795. #define ADC_SMPR_SMP1_Msk (0x7UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000007 */
  796. #define ADC_SMPR_SMP1 ADC_SMPR_SMP1_Msk /*!< ADC group of channels sampling time 1 */
  797. #define ADC_SMPR_SMP1_0 (0x1UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000001 */
  798. #define ADC_SMPR_SMP1_1 (0x2UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000002 */
  799. #define ADC_SMPR_SMP1_2 (0x4UL << ADC_SMPR_SMP1_Pos) /*!< 0x00000004 */
  800. #define ADC_SMPR_SMP2_Pos (4U)
  801. #define ADC_SMPR_SMP2_Msk (0x7UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000070 */
  802. #define ADC_SMPR_SMP2 ADC_SMPR_SMP2_Msk /*!< ADC group of channels sampling time 2 */
  803. #define ADC_SMPR_SMP2_0 (0x1UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000010 */
  804. #define ADC_SMPR_SMP2_1 (0x2UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000020 */
  805. #define ADC_SMPR_SMP2_2 (0x4UL << ADC_SMPR_SMP2_Pos) /*!< 0x00000040 */
  806. #define ADC_SMPR_SMPSEL_Pos (8U)
  807. #define ADC_SMPR_SMPSEL_Msk (0x7FFFFUL << ADC_SMPR_SMPSEL_Pos) /*!< 0x07FFFF00 */
  808. #define ADC_SMPR_SMPSEL ADC_SMPR_SMPSEL_Msk /*!< ADC all channels sampling time selection */
  809. #define ADC_SMPR_SMPSEL0_Pos (8U)
  810. #define ADC_SMPR_SMPSEL0_Msk (0x1UL << ADC_SMPR_SMPSEL0_Pos) /*!< 0x00000100 */
  811. #define ADC_SMPR_SMPSEL0 ADC_SMPR_SMPSEL0_Msk /*!< ADC channel 0 sampling time selection */
  812. #define ADC_SMPR_SMPSEL1_Pos (9U)
  813. #define ADC_SMPR_SMPSEL1_Msk (0x1UL << ADC_SMPR_SMPSEL1_Pos) /*!< 0x00000200 */
  814. #define ADC_SMPR_SMPSEL1 ADC_SMPR_SMPSEL1_Msk /*!< ADC channel 1 sampling time selection */
  815. #define ADC_SMPR_SMPSEL2_Pos (10U)
  816. #define ADC_SMPR_SMPSEL2_Msk (0x1UL << ADC_SMPR_SMPSEL2_Pos) /*!< 0x00000400 */
  817. #define ADC_SMPR_SMPSEL2 ADC_SMPR_SMPSEL2_Msk /*!< ADC channel 2 sampling time selection */
  818. #define ADC_SMPR_SMPSEL3_Pos (11U)
  819. #define ADC_SMPR_SMPSEL3_Msk (0x1UL << ADC_SMPR_SMPSEL3_Pos) /*!< 0x00000800 */
  820. #define ADC_SMPR_SMPSEL3 ADC_SMPR_SMPSEL3_Msk /*!< ADC channel 3 sampling time selection */
  821. #define ADC_SMPR_SMPSEL4_Pos (12U)
  822. #define ADC_SMPR_SMPSEL4_Msk (0x1UL << ADC_SMPR_SMPSEL4_Pos) /*!< 0x00001000 */
  823. #define ADC_SMPR_SMPSEL4 ADC_SMPR_SMPSEL4_Msk /*!< ADC channel 4 sampling time selection */
  824. #define ADC_SMPR_SMPSEL5_Pos (13U)
  825. #define ADC_SMPR_SMPSEL5_Msk (0x1UL << ADC_SMPR_SMPSEL5_Pos) /*!< 0x00002000 */
  826. #define ADC_SMPR_SMPSEL5 ADC_SMPR_SMPSEL5_Msk /*!< ADC channel 5 sampling time selection */
  827. #define ADC_SMPR_SMPSEL6_Pos (14U)
  828. #define ADC_SMPR_SMPSEL6_Msk (0x1UL << ADC_SMPR_SMPSEL6_Pos) /*!< 0x00004000 */
  829. #define ADC_SMPR_SMPSEL6 ADC_SMPR_SMPSEL6_Msk /*!< ADC channel 6 sampling time selection */
  830. #define ADC_SMPR_SMPSEL7_Pos (15U)
  831. #define ADC_SMPR_SMPSEL7_Msk (0x1UL << ADC_SMPR_SMPSEL7_Pos) /*!< 0x00008000 */
  832. #define ADC_SMPR_SMPSEL7 ADC_SMPR_SMPSEL7_Msk /*!< ADC channel 7 sampling time selection */
  833. #define ADC_SMPR_SMPSEL8_Pos (16U)
  834. #define ADC_SMPR_SMPSEL8_Msk (0x1UL << ADC_SMPR_SMPSEL8_Pos) /*!< 0x00010000 */
  835. #define ADC_SMPR_SMPSEL8 ADC_SMPR_SMPSEL8_Msk /*!< ADC channel 8 sampling time selection */
  836. #define ADC_SMPR_SMPSEL9_Pos (17U)
  837. #define ADC_SMPR_SMPSEL9_Msk (0x1UL << ADC_SMPR_SMPSEL9_Pos) /*!< 0x00020000 */
  838. #define ADC_SMPR_SMPSEL9 ADC_SMPR_SMPSEL9_Msk /*!< ADC channel 9 sampling time selection */
  839. #define ADC_SMPR_SMPSEL10_Pos (18U)
  840. #define ADC_SMPR_SMPSEL10_Msk (0x1UL << ADC_SMPR_SMPSEL10_Pos) /*!< 0x00040000 */
  841. #define ADC_SMPR_SMPSEL10 ADC_SMPR_SMPSEL10_Msk /*!< ADC channel 10 sampling time selection */
  842. #define ADC_SMPR_SMPSEL11_Pos (19U)
  843. #define ADC_SMPR_SMPSEL11_Msk (0x1UL << ADC_SMPR_SMPSEL11_Pos) /*!< 0x00080000 */
  844. #define ADC_SMPR_SMPSEL11 ADC_SMPR_SMPSEL11_Msk /*!< ADC channel 11 sampling time selection */
  845. #define ADC_SMPR_SMPSEL12_Pos (20U)
  846. #define ADC_SMPR_SMPSEL12_Msk (0x1UL << ADC_SMPR_SMPSEL12_Pos) /*!< 0x00100000 */
  847. #define ADC_SMPR_SMPSEL12 ADC_SMPR_SMPSEL12_Msk /*!< ADC channel 12 sampling time selection */
  848. #define ADC_SMPR_SMPSEL13_Pos (21U)
  849. #define ADC_SMPR_SMPSEL13_Msk (0x1UL << ADC_SMPR_SMPSEL13_Pos) /*!< 0x00200000 */
  850. #define ADC_SMPR_SMPSEL13 ADC_SMPR_SMPSEL13_Msk /*!< ADC channel 13 sampling time selection */
  851. #define ADC_SMPR_SMPSEL14_Pos (22U)
  852. #define ADC_SMPR_SMPSEL14_Msk (0x1UL << ADC_SMPR_SMPSEL14_Pos) /*!< 0x00400000 */
  853. #define ADC_SMPR_SMPSEL14 ADC_SMPR_SMPSEL14_Msk /*!< ADC channel 14 sampling time selection */
  854. #define ADC_SMPR_SMPSEL15_Pos (23U)
  855. #define ADC_SMPR_SMPSEL15_Msk (0x1UL << ADC_SMPR_SMPSEL15_Pos) /*!< 0x00800000 */
  856. #define ADC_SMPR_SMPSEL15 ADC_SMPR_SMPSEL15_Msk /*!< ADC channel 15 sampling time selection */
  857. #define ADC_SMPR_SMPSEL16_Pos (24U)
  858. #define ADC_SMPR_SMPSEL16_Msk (0x1UL << ADC_SMPR_SMPSEL16_Pos) /*!< 0x01000000 */
  859. #define ADC_SMPR_SMPSEL16 ADC_SMPR_SMPSEL16_Msk /*!< ADC channel 16 sampling time selection */
  860. #define ADC_SMPR_SMPSEL17_Pos (25U)
  861. #define ADC_SMPR_SMPSEL17_Msk (0x1UL << ADC_SMPR_SMPSEL17_Pos) /*!< 0x02000000 */
  862. #define ADC_SMPR_SMPSEL17 ADC_SMPR_SMPSEL17_Msk /*!< ADC channel 17 sampling time selection */
  863. #define ADC_SMPR_SMPSEL18_Pos (26U)
  864. #define ADC_SMPR_SMPSEL18_Msk (0x1UL << ADC_SMPR_SMPSEL18_Pos) /*!< 0x04000000 */
  865. #define ADC_SMPR_SMPSEL18 ADC_SMPR_SMPSEL18_Msk /*!< ADC channel 18 sampling time selection */
  866. /******************** Bit definition for ADC_AWD1TR register *******************/
  867. #define ADC_AWD1TR_LT1_Pos (0U)
  868. #define ADC_AWD1TR_LT1_Msk (0xFFFUL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000FFF */
  869. #define ADC_AWD1TR_LT1 ADC_AWD1TR_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  870. #define ADC_AWD1TR_LT1_0 (0x001UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000001 */
  871. #define ADC_AWD1TR_LT1_1 (0x002UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000002 */
  872. #define ADC_AWD1TR_LT1_2 (0x004UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000004 */
  873. #define ADC_AWD1TR_LT1_3 (0x008UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000008 */
  874. #define ADC_AWD1TR_LT1_4 (0x010UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000010 */
  875. #define ADC_AWD1TR_LT1_5 (0x020UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000020 */
  876. #define ADC_AWD1TR_LT1_6 (0x040UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000040 */
  877. #define ADC_AWD1TR_LT1_7 (0x080UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000080 */
  878. #define ADC_AWD1TR_LT1_8 (0x100UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000100 */
  879. #define ADC_AWD1TR_LT1_9 (0x200UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000200 */
  880. #define ADC_AWD1TR_LT1_10 (0x400UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000400 */
  881. #define ADC_AWD1TR_LT1_11 (0x800UL << ADC_AWD1TR_LT1_Pos) /*!< 0x00000800 */
  882. #define ADC_AWD1TR_HT1_Pos (16U)
  883. #define ADC_AWD1TR_HT1_Msk (0xFFFUL << ADC_AWD1TR_HT1_Pos) /*!< 0x0FFF0000 */
  884. #define ADC_AWD1TR_HT1 ADC_AWD1TR_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
  885. #define ADC_AWD1TR_HT1_0 (0x001UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00010000 */
  886. #define ADC_AWD1TR_HT1_1 (0x002UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00020000 */
  887. #define ADC_AWD1TR_HT1_2 (0x004UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00040000 */
  888. #define ADC_AWD1TR_HT1_3 (0x008UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00080000 */
  889. #define ADC_AWD1TR_HT1_4 (0x010UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00100000 */
  890. #define ADC_AWD1TR_HT1_5 (0x020UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00200000 */
  891. #define ADC_AWD1TR_HT1_6 (0x040UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00400000 */
  892. #define ADC_AWD1TR_HT1_7 (0x080UL << ADC_AWD1TR_HT1_Pos) /*!< 0x00800000 */
  893. #define ADC_AWD1TR_HT1_8 (0x100UL << ADC_AWD1TR_HT1_Pos) /*!< 0x01000000 */
  894. #define ADC_AWD1TR_HT1_9 (0x200UL << ADC_AWD1TR_HT1_Pos) /*!< 0x02000000 */
  895. #define ADC_AWD1TR_HT1_10 (0x400UL << ADC_AWD1TR_HT1_Pos) /*!< 0x04000000 */
  896. #define ADC_AWD1TR_HT1_11 (0x800UL << ADC_AWD1TR_HT1_Pos) /*!< 0x08000000 */
  897. /* Legacy definitions */
  898. #define ADC_TR1_LT1 ADC_AWD1TR_LT1
  899. #define ADC_TR1_LT1_0 ADC_AWD1TR_LT1_0
  900. #define ADC_TR1_LT1_1 ADC_AWD1TR_LT1_1
  901. #define ADC_TR1_LT1_2 ADC_AWD1TR_LT1_2
  902. #define ADC_TR1_LT1_3 ADC_AWD1TR_LT1_3
  903. #define ADC_TR1_LT1_4 ADC_AWD1TR_LT1_4
  904. #define ADC_TR1_LT1_5 ADC_AWD1TR_LT1_5
  905. #define ADC_TR1_LT1_6 ADC_AWD1TR_LT1_6
  906. #define ADC_TR1_LT1_7 ADC_AWD1TR_LT1_7
  907. #define ADC_TR1_LT1_8 ADC_AWD1TR_LT1_8
  908. #define ADC_TR1_LT1_9 ADC_AWD1TR_LT1_9
  909. #define ADC_TR1_LT1_10 ADC_AWD1TR_LT1_10
  910. #define ADC_TR1_LT1_11 ADC_AWD1TR_LT1_11
  911. #define ADC_TR1_HT1 ADC_AWD1TR_HT1
  912. #define ADC_TR1_HT1_0 ADC_AWD1TR_HT1_0
  913. #define ADC_TR1_HT1_1 ADC_AWD1TR_HT1_1
  914. #define ADC_TR1_HT1_2 ADC_AWD1TR_HT1_2
  915. #define ADC_TR1_HT1_3 ADC_AWD1TR_HT1_3
  916. #define ADC_TR1_HT1_4 ADC_AWD1TR_HT1_4
  917. #define ADC_TR1_HT1_5 ADC_AWD1TR_HT1_5
  918. #define ADC_TR1_HT1_6 ADC_AWD1TR_HT1_6
  919. #define ADC_TR1_HT1_7 ADC_AWD1TR_HT1_7
  920. #define ADC_TR1_HT1_8 ADC_AWD1TR_HT1_8
  921. #define ADC_TR1_HT1_9 ADC_AWD1TR_HT1_9
  922. #define ADC_TR1_HT1_10 ADC_AWD1TR_HT1_10
  923. #define ADC_TR1_HT1_11 ADC_AWD1TR_HT1_11
  924. /******************** Bit definition for ADC_AWD2TR register *******************/
  925. #define ADC_AWD2TR_LT2_Pos (0U)
  926. #define ADC_AWD2TR_LT2_Msk (0xFFFUL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000FFF */
  927. #define ADC_AWD2TR_LT2 ADC_AWD2TR_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
  928. #define ADC_AWD2TR_LT2_0 (0x001UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000001 */
  929. #define ADC_AWD2TR_LT2_1 (0x002UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000002 */
  930. #define ADC_AWD2TR_LT2_2 (0x004UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000004 */
  931. #define ADC_AWD2TR_LT2_3 (0x008UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000008 */
  932. #define ADC_AWD2TR_LT2_4 (0x010UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000010 */
  933. #define ADC_AWD2TR_LT2_5 (0x020UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000020 */
  934. #define ADC_AWD2TR_LT2_6 (0x040UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000040 */
  935. #define ADC_AWD2TR_LT2_7 (0x080UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000080 */
  936. #define ADC_AWD2TR_LT2_8 (0x100UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000100 */
  937. #define ADC_AWD2TR_LT2_9 (0x200UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000200 */
  938. #define ADC_AWD2TR_LT2_10 (0x400UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000400 */
  939. #define ADC_AWD2TR_LT2_11 (0x800UL << ADC_AWD2TR_LT2_Pos) /*!< 0x00000800 */
  940. #define ADC_AWD2TR_HT2_Pos (16U)
  941. #define ADC_AWD2TR_HT2_Msk (0xFFFUL << ADC_AWD2TR_HT2_Pos) /*!< 0x0FFF0000 */
  942. #define ADC_AWD2TR_HT2 ADC_AWD2TR_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
  943. #define ADC_AWD2TR_HT2_0 (0x001UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00010000 */
  944. #define ADC_AWD2TR_HT2_1 (0x002UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00020000 */
  945. #define ADC_AWD2TR_HT2_2 (0x004UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00040000 */
  946. #define ADC_AWD2TR_HT2_3 (0x008UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00080000 */
  947. #define ADC_AWD2TR_HT2_4 (0x010UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00100000 */
  948. #define ADC_AWD2TR_HT2_5 (0x020UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00200000 */
  949. #define ADC_AWD2TR_HT2_6 (0x040UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00400000 */
  950. #define ADC_AWD2TR_HT2_7 (0x080UL << ADC_AWD2TR_HT2_Pos) /*!< 0x00800000 */
  951. #define ADC_AWD2TR_HT2_8 (0x100UL << ADC_AWD2TR_HT2_Pos) /*!< 0x01000000 */
  952. #define ADC_AWD2TR_HT2_9 (0x200UL << ADC_AWD2TR_HT2_Pos) /*!< 0x02000000 */
  953. #define ADC_AWD2TR_HT2_10 (0x400UL << ADC_AWD2TR_HT2_Pos) /*!< 0x04000000 */
  954. #define ADC_AWD2TR_HT2_11 (0x800UL << ADC_AWD2TR_HT2_Pos) /*!< 0x08000000 */
  955. /* Legacy definitions */
  956. #define ADC_TR2_LT2 ADC_AWD2TR_LT2
  957. #define ADC_TR2_LT2_0 ADC_AWD2TR_LT2_0
  958. #define ADC_TR2_LT2_1 ADC_AWD2TR_LT2_1
  959. #define ADC_TR2_LT2_2 ADC_AWD2TR_LT2_2
  960. #define ADC_TR2_LT2_3 ADC_AWD2TR_LT2_3
  961. #define ADC_TR2_LT2_4 ADC_AWD2TR_LT2_4
  962. #define ADC_TR2_LT2_5 ADC_AWD2TR_LT2_5
  963. #define ADC_TR2_LT2_6 ADC_AWD2TR_LT2_6
  964. #define ADC_TR2_LT2_7 ADC_AWD2TR_LT2_7
  965. #define ADC_TR2_LT2_8 ADC_AWD2TR_LT2_8
  966. #define ADC_TR2_LT2_9 ADC_AWD2TR_LT2_9
  967. #define ADC_TR2_LT2_10 ADC_AWD2TR_LT2_10
  968. #define ADC_TR2_LT2_11 ADC_AWD2TR_LT2_11
  969. #define ADC_TR2_HT2 ADC_AWD2TR_HT2
  970. #define ADC_TR2_HT2_0 ADC_AWD2TR_HT2_0
  971. #define ADC_TR2_HT2_1 ADC_AWD2TR_HT2_1
  972. #define ADC_TR2_HT2_2 ADC_AWD2TR_HT2_2
  973. #define ADC_TR2_HT2_3 ADC_AWD2TR_HT2_3
  974. #define ADC_TR2_HT2_4 ADC_AWD2TR_HT2_4
  975. #define ADC_TR2_HT2_5 ADC_AWD2TR_HT2_5
  976. #define ADC_TR2_HT2_6 ADC_AWD2TR_HT2_6
  977. #define ADC_TR2_HT2_7 ADC_AWD2TR_HT2_7
  978. #define ADC_TR2_HT2_8 ADC_AWD2TR_HT2_8
  979. #define ADC_TR2_HT2_9 ADC_AWD2TR_HT2_9
  980. #define ADC_TR2_HT2_10 ADC_AWD2TR_HT2_10
  981. #define ADC_TR2_HT2_11 ADC_AWD2TR_HT2_11
  982. /******************** Bit definition for ADC_CHSELR register ****************/
  983. #define ADC_CHSELR_CHSEL_Pos (0U)
  984. #define ADC_CHSELR_CHSEL_Msk (0x7FFFFUL << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
  985. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
  986. #define ADC_CHSELR_CHSEL18_Pos (18U)
  987. #define ADC_CHSELR_CHSEL18_Msk (0x1UL << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
  988. #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  989. #define ADC_CHSELR_CHSEL17_Pos (17U)
  990. #define ADC_CHSELR_CHSEL17_Msk (0x1UL << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
  991. #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */
  992. #define ADC_CHSELR_CHSEL16_Pos (16U)
  993. #define ADC_CHSELR_CHSEL16_Msk (0x1UL << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */
  994. #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */
  995. #define ADC_CHSELR_CHSEL15_Pos (15U)
  996. #define ADC_CHSELR_CHSEL15_Msk (0x1UL << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
  997. #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */
  998. #define ADC_CHSELR_CHSEL14_Pos (14U)
  999. #define ADC_CHSELR_CHSEL14_Msk (0x1UL << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
  1000. #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */
  1001. #define ADC_CHSELR_CHSEL13_Pos (13U)
  1002. #define ADC_CHSELR_CHSEL13_Msk (0x1UL << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
  1003. #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */
  1004. #define ADC_CHSELR_CHSEL12_Pos (12U)
  1005. #define ADC_CHSELR_CHSEL12_Msk (0x1UL << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
  1006. #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */
  1007. #define ADC_CHSELR_CHSEL11_Pos (11U)
  1008. #define ADC_CHSELR_CHSEL11_Msk (0x1UL << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
  1009. #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */
  1010. #define ADC_CHSELR_CHSEL10_Pos (10U)
  1011. #define ADC_CHSELR_CHSEL10_Msk (0x1UL << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  1012. #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
  1013. #define ADC_CHSELR_CHSEL9_Pos (9U)
  1014. #define ADC_CHSELR_CHSEL9_Msk (0x1UL << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  1015. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
  1016. #define ADC_CHSELR_CHSEL8_Pos (8U)
  1017. #define ADC_CHSELR_CHSEL8_Msk (0x1UL << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  1018. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
  1019. #define ADC_CHSELR_CHSEL7_Pos (7U)
  1020. #define ADC_CHSELR_CHSEL7_Msk (0x1UL << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  1021. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
  1022. #define ADC_CHSELR_CHSEL6_Pos (6U)
  1023. #define ADC_CHSELR_CHSEL6_Msk (0x1UL << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  1024. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
  1025. #define ADC_CHSELR_CHSEL5_Pos (5U)
  1026. #define ADC_CHSELR_CHSEL5_Msk (0x1UL << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  1027. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
  1028. #define ADC_CHSELR_CHSEL4_Pos (4U)
  1029. #define ADC_CHSELR_CHSEL4_Msk (0x1UL << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  1030. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
  1031. #define ADC_CHSELR_CHSEL3_Pos (3U)
  1032. #define ADC_CHSELR_CHSEL3_Msk (0x1UL << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  1033. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
  1034. #define ADC_CHSELR_CHSEL2_Pos (2U)
  1035. #define ADC_CHSELR_CHSEL2_Msk (0x1UL << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  1036. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
  1037. #define ADC_CHSELR_CHSEL1_Pos (1U)
  1038. #define ADC_CHSELR_CHSEL1_Msk (0x1UL << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  1039. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
  1040. #define ADC_CHSELR_CHSEL0_Pos (0U)
  1041. #define ADC_CHSELR_CHSEL0_Msk (0x1UL << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  1042. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
  1043. #define ADC_CHSELR_SQ_ALL_Pos (0U)
  1044. #define ADC_CHSELR_SQ_ALL_Msk (0xFFFFFFFFUL << ADC_CHSELR_SQ_ALL_Pos) /*!< 0xFFFFFFFF */
  1045. #define ADC_CHSELR_SQ_ALL ADC_CHSELR_SQ_ALL_Msk /*!< ADC group regular sequencer all ranks, available when ADC_CFGR1_CHSELRMOD is set */
  1046. #define ADC_CHSELR_SQ8_Pos (28U)
  1047. #define ADC_CHSELR_SQ8_Msk (0xFUL << ADC_CHSELR_SQ8_Pos) /*!< 0xF0000000 */
  1048. #define ADC_CHSELR_SQ8 ADC_CHSELR_SQ8_Msk /*!< ADC group regular sequencer rank 8, available when ADC_CFGR1_CHSELRMOD is set */
  1049. #define ADC_CHSELR_SQ8_0 (0x1UL << ADC_CHSELR_SQ8_Pos) /*!< 0x10000000 */
  1050. #define ADC_CHSELR_SQ8_1 (0x2UL << ADC_CHSELR_SQ8_Pos) /*!< 0x20000000 */
  1051. #define ADC_CHSELR_SQ8_2 (0x4UL << ADC_CHSELR_SQ8_Pos) /*!< 0x40000000 */
  1052. #define ADC_CHSELR_SQ8_3 (0x8UL << ADC_CHSELR_SQ8_Pos) /*!< 0x80000000 */
  1053. #define ADC_CHSELR_SQ7_Pos (24U)
  1054. #define ADC_CHSELR_SQ7_Msk (0xFUL << ADC_CHSELR_SQ7_Pos) /*!< 0x0F000000 */
  1055. #define ADC_CHSELR_SQ7 ADC_CHSELR_SQ7_Msk /*!< ADC group regular sequencer rank 7, available when ADC_CFGR1_CHSELRMOD is set */
  1056. #define ADC_CHSELR_SQ7_0 (0x1UL << ADC_CHSELR_SQ7_Pos) /*!< 0x01000000 */
  1057. #define ADC_CHSELR_SQ7_1 (0x2UL << ADC_CHSELR_SQ7_Pos) /*!< 0x02000000 */
  1058. #define ADC_CHSELR_SQ7_2 (0x4UL << ADC_CHSELR_SQ7_Pos) /*!< 0x04000000 */
  1059. #define ADC_CHSELR_SQ7_3 (0x8UL << ADC_CHSELR_SQ7_Pos) /*!< 0x08000000 */
  1060. #define ADC_CHSELR_SQ6_Pos (20U)
  1061. #define ADC_CHSELR_SQ6_Msk (0xFUL << ADC_CHSELR_SQ6_Pos) /*!< 0x00F00000 */
  1062. #define ADC_CHSELR_SQ6 ADC_CHSELR_SQ6_Msk /*!< ADC group regular sequencer rank 6, available when ADC_CFGR1_CHSELRMOD is set */
  1063. #define ADC_CHSELR_SQ6_0 (0x1UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00100000 */
  1064. #define ADC_CHSELR_SQ6_1 (0x2UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00200000 */
  1065. #define ADC_CHSELR_SQ6_2 (0x4UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00400000 */
  1066. #define ADC_CHSELR_SQ6_3 (0x8UL << ADC_CHSELR_SQ6_Pos) /*!< 0x00800000 */
  1067. #define ADC_CHSELR_SQ5_Pos (16U)
  1068. #define ADC_CHSELR_SQ5_Msk (0xFUL << ADC_CHSELR_SQ5_Pos) /*!< 0x000F0000 */
  1069. #define ADC_CHSELR_SQ5 ADC_CHSELR_SQ5_Msk /*!< ADC group regular sequencer rank 5, available when ADC_CFGR1_CHSELRMOD is set */
  1070. #define ADC_CHSELR_SQ5_0 (0x1UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00010000 */
  1071. #define ADC_CHSELR_SQ5_1 (0x2UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00020000 */
  1072. #define ADC_CHSELR_SQ5_2 (0x4UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00040000 */
  1073. #define ADC_CHSELR_SQ5_3 (0x8UL << ADC_CHSELR_SQ5_Pos) /*!< 0x00080000 */
  1074. #define ADC_CHSELR_SQ4_Pos (12U)
  1075. #define ADC_CHSELR_SQ4_Msk (0xFUL << ADC_CHSELR_SQ4_Pos) /*!< 0x0000F000 */
  1076. #define ADC_CHSELR_SQ4 ADC_CHSELR_SQ4_Msk /*!< ADC group regular sequencer rank 4, available when ADC_CFGR1_CHSELRMOD is set */
  1077. #define ADC_CHSELR_SQ4_0 (0x1UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00001000 */
  1078. #define ADC_CHSELR_SQ4_1 (0x2UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00002000 */
  1079. #define ADC_CHSELR_SQ4_2 (0x4UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00004000 */
  1080. #define ADC_CHSELR_SQ4_3 (0x8UL << ADC_CHSELR_SQ4_Pos) /*!< 0x00008000 */
  1081. #define ADC_CHSELR_SQ3_Pos (8U)
  1082. #define ADC_CHSELR_SQ3_Msk (0xFUL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000F00 */
  1083. #define ADC_CHSELR_SQ3 ADC_CHSELR_SQ3_Msk /*!< ADC group regular sequencer rank 3, available when ADC_CFGR1_CHSELRMOD is set */
  1084. #define ADC_CHSELR_SQ3_0 (0x1UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000100 */
  1085. #define ADC_CHSELR_SQ3_1 (0x2UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000200 */
  1086. #define ADC_CHSELR_SQ3_2 (0x4UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000400 */
  1087. #define ADC_CHSELR_SQ3_3 (0x8UL << ADC_CHSELR_SQ3_Pos) /*!< 0x00000800 */
  1088. #define ADC_CHSELR_SQ2_Pos (4U)
  1089. #define ADC_CHSELR_SQ2_Msk (0xFUL << ADC_CHSELR_SQ2_Pos) /*!< 0x000000F0 */
  1090. #define ADC_CHSELR_SQ2 ADC_CHSELR_SQ2_Msk /*!< ADC group regular sequencer rank 2, available when ADC_CFGR1_CHSELRMOD is set */
  1091. #define ADC_CHSELR_SQ2_0 (0x1UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000010 */
  1092. #define ADC_CHSELR_SQ2_1 (0x2UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000020 */
  1093. #define ADC_CHSELR_SQ2_2 (0x4UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000040 */
  1094. #define ADC_CHSELR_SQ2_3 (0x8UL << ADC_CHSELR_SQ2_Pos) /*!< 0x00000080 */
  1095. #define ADC_CHSELR_SQ1_Pos (0U)
  1096. #define ADC_CHSELR_SQ1_Msk (0xFUL << ADC_CHSELR_SQ1_Pos) /*!< 0x0000000F */
  1097. #define ADC_CHSELR_SQ1 ADC_CHSELR_SQ1_Msk /*!< ADC group regular sequencer rank 1, available when ADC_CFGR1_CHSELRMOD is set */
  1098. #define ADC_CHSELR_SQ1_0 (0x1UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000001 */
  1099. #define ADC_CHSELR_SQ1_1 (0x2UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000002 */
  1100. #define ADC_CHSELR_SQ1_2 (0x4UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000004 */
  1101. #define ADC_CHSELR_SQ1_3 (0x8UL << ADC_CHSELR_SQ1_Pos) /*!< 0x00000008 */
  1102. /******************** Bit definition for ADC_AWD3TR register *******************/
  1103. #define ADC_AWD3TR_LT3_Pos (0U)
  1104. #define ADC_AWD3TR_LT3_Msk (0xFFFUL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000FFF */
  1105. #define ADC_AWD3TR_LT3 ADC_AWD3TR_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
  1106. #define ADC_AWD3TR_LT3_0 (0x001UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000001 */
  1107. #define ADC_AWD3TR_LT3_1 (0x002UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000002 */
  1108. #define ADC_AWD3TR_LT3_2 (0x004UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000004 */
  1109. #define ADC_AWD3TR_LT3_3 (0x008UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000008 */
  1110. #define ADC_AWD3TR_LT3_4 (0x010UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000010 */
  1111. #define ADC_AWD3TR_LT3_5 (0x020UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000020 */
  1112. #define ADC_AWD3TR_LT3_6 (0x040UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000040 */
  1113. #define ADC_AWD3TR_LT3_7 (0x080UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000080 */
  1114. #define ADC_AWD3TR_LT3_8 (0x100UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000100 */
  1115. #define ADC_AWD3TR_LT3_9 (0x200UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000200 */
  1116. #define ADC_AWD3TR_LT3_10 (0x400UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000400 */
  1117. #define ADC_AWD3TR_LT3_11 (0x800UL << ADC_AWD3TR_LT3_Pos) /*!< 0x00000800 */
  1118. #define ADC_AWD3TR_HT3_Pos (16U)
  1119. #define ADC_AWD3TR_HT3_Msk (0xFFFUL << ADC_AWD3TR_HT3_Pos) /*!< 0x0FFF0000 */
  1120. #define ADC_AWD3TR_HT3 ADC_AWD3TR_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
  1121. #define ADC_AWD3TR_HT3_0 (0x001UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00010000 */
  1122. #define ADC_AWD3TR_HT3_1 (0x002UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00020000 */
  1123. #define ADC_AWD3TR_HT3_2 (0x004UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00040000 */
  1124. #define ADC_AWD3TR_HT3_3 (0x008UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00080000 */
  1125. #define ADC_AWD3TR_HT3_4 (0x010UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00100000 */
  1126. #define ADC_AWD3TR_HT3_5 (0x020UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00200000 */
  1127. #define ADC_AWD3TR_HT3_6 (0x040UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00400000 */
  1128. #define ADC_AWD3TR_HT3_7 (0x080UL << ADC_AWD3TR_HT3_Pos) /*!< 0x00800000 */
  1129. #define ADC_AWD3TR_HT3_8 (0x100UL << ADC_AWD3TR_HT3_Pos) /*!< 0x01000000 */
  1130. #define ADC_AWD3TR_HT3_9 (0x200UL << ADC_AWD3TR_HT3_Pos) /*!< 0x02000000 */
  1131. #define ADC_AWD3TR_HT3_10 (0x400UL << ADC_AWD3TR_HT3_Pos) /*!< 0x04000000 */
  1132. #define ADC_AWD3TR_HT3_11 (0x800UL << ADC_AWD3TR_HT3_Pos) /*!< 0x08000000 */
  1133. /* Legacy definitions */
  1134. #define ADC_TR3_LT3 ADC_AWD3TR_LT3
  1135. #define ADC_TR3_LT3_0 ADC_AWD3TR_LT3_0
  1136. #define ADC_TR3_LT3_1 ADC_AWD3TR_LT3_1
  1137. #define ADC_TR3_LT3_2 ADC_AWD3TR_LT3_2
  1138. #define ADC_TR3_LT3_3 ADC_AWD3TR_LT3_3
  1139. #define ADC_TR3_LT3_4 ADC_AWD3TR_LT3_4
  1140. #define ADC_TR3_LT3_5 ADC_AWD3TR_LT3_5
  1141. #define ADC_TR3_LT3_6 ADC_AWD3TR_LT3_6
  1142. #define ADC_TR3_LT3_7 ADC_AWD3TR_LT3_7
  1143. #define ADC_TR3_LT3_8 ADC_AWD3TR_LT3_8
  1144. #define ADC_TR3_LT3_9 ADC_AWD3TR_LT3_9
  1145. #define ADC_TR3_LT3_10 ADC_AWD3TR_LT3_10
  1146. #define ADC_TR3_LT3_11 ADC_AWD3TR_LT3_11
  1147. #define ADC_TR3_HT3 ADC_AWD3TR_HT3
  1148. #define ADC_TR3_HT3_0 ADC_AWD3TR_HT3_0
  1149. #define ADC_TR3_HT3_1 ADC_AWD3TR_HT3_1
  1150. #define ADC_TR3_HT3_2 ADC_AWD3TR_HT3_2
  1151. #define ADC_TR3_HT3_3 ADC_AWD3TR_HT3_3
  1152. #define ADC_TR3_HT3_4 ADC_AWD3TR_HT3_4
  1153. #define ADC_TR3_HT3_5 ADC_AWD3TR_HT3_5
  1154. #define ADC_TR3_HT3_6 ADC_AWD3TR_HT3_6
  1155. #define ADC_TR3_HT3_7 ADC_AWD3TR_HT3_7
  1156. #define ADC_TR3_HT3_8 ADC_AWD3TR_HT3_8
  1157. #define ADC_TR3_HT3_9 ADC_AWD3TR_HT3_9
  1158. #define ADC_TR3_HT3_10 ADC_AWD3TR_HT3_10
  1159. #define ADC_TR3_HT3_11 ADC_AWD3TR_HT3_11
  1160. /******************** Bit definition for ADC_DR register ********************/
  1161. #define ADC_DR_DATA_Pos (0U)
  1162. #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  1163. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  1164. #define ADC_DR_DATA_0 (0x0001UL << ADC_DR_DATA_Pos) /*!< 0x00000001 */
  1165. #define ADC_DR_DATA_1 (0x0002UL << ADC_DR_DATA_Pos) /*!< 0x00000002 */
  1166. #define ADC_DR_DATA_2 (0x0004UL << ADC_DR_DATA_Pos) /*!< 0x00000004 */
  1167. #define ADC_DR_DATA_3 (0x0008UL << ADC_DR_DATA_Pos) /*!< 0x00000008 */
  1168. #define ADC_DR_DATA_4 (0x0010UL << ADC_DR_DATA_Pos) /*!< 0x00000010 */
  1169. #define ADC_DR_DATA_5 (0x0020UL << ADC_DR_DATA_Pos) /*!< 0x00000020 */
  1170. #define ADC_DR_DATA_6 (0x0040UL << ADC_DR_DATA_Pos) /*!< 0x00000040 */
  1171. #define ADC_DR_DATA_7 (0x0080UL << ADC_DR_DATA_Pos) /*!< 0x00000080 */
  1172. #define ADC_DR_DATA_8 (0x0100UL << ADC_DR_DATA_Pos) /*!< 0x00000100 */
  1173. #define ADC_DR_DATA_9 (0x0200UL << ADC_DR_DATA_Pos) /*!< 0x00000200 */
  1174. #define ADC_DR_DATA_10 (0x0400UL << ADC_DR_DATA_Pos) /*!< 0x00000400 */
  1175. #define ADC_DR_DATA_11 (0x0800UL << ADC_DR_DATA_Pos) /*!< 0x00000800 */
  1176. #define ADC_DR_DATA_12 (0x1000UL << ADC_DR_DATA_Pos) /*!< 0x00001000 */
  1177. #define ADC_DR_DATA_13 (0x2000UL << ADC_DR_DATA_Pos) /*!< 0x00002000 */
  1178. #define ADC_DR_DATA_14 (0x4000UL << ADC_DR_DATA_Pos) /*!< 0x00004000 */
  1179. #define ADC_DR_DATA_15 (0x8000UL << ADC_DR_DATA_Pos) /*!< 0x00008000 */
  1180. /******************** Bit definition for ADC_AWD2CR register ****************/
  1181. #define ADC_AWD2CR_AWD2CH_Pos (0U)
  1182. #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFUL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
  1183. #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
  1184. #define ADC_AWD2CR_AWD2CH_0 (0x00001UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
  1185. #define ADC_AWD2CR_AWD2CH_1 (0x00002UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
  1186. #define ADC_AWD2CR_AWD2CH_2 (0x00004UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
  1187. #define ADC_AWD2CR_AWD2CH_3 (0x00008UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
  1188. #define ADC_AWD2CR_AWD2CH_4 (0x00010UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
  1189. #define ADC_AWD2CR_AWD2CH_5 (0x00020UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
  1190. #define ADC_AWD2CR_AWD2CH_6 (0x00040UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
  1191. #define ADC_AWD2CR_AWD2CH_7 (0x00080UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
  1192. #define ADC_AWD2CR_AWD2CH_8 (0x00100UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
  1193. #define ADC_AWD2CR_AWD2CH_9 (0x00200UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
  1194. #define ADC_AWD2CR_AWD2CH_10 (0x00400UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
  1195. #define ADC_AWD2CR_AWD2CH_11 (0x00800UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
  1196. #define ADC_AWD2CR_AWD2CH_12 (0x01000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
  1197. #define ADC_AWD2CR_AWD2CH_13 (0x02000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
  1198. #define ADC_AWD2CR_AWD2CH_14 (0x04000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
  1199. #define ADC_AWD2CR_AWD2CH_15 (0x08000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
  1200. #define ADC_AWD2CR_AWD2CH_16 (0x10000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
  1201. #define ADC_AWD2CR_AWD2CH_17 (0x20000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
  1202. #define ADC_AWD2CR_AWD2CH_18 (0x40000UL << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
  1203. /******************** Bit definition for ADC_AWD3CR register ****************/
  1204. #define ADC_AWD3CR_AWD3CH_Pos (0U)
  1205. #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFUL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
  1206. #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
  1207. #define ADC_AWD3CR_AWD3CH_0 (0x00001UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
  1208. #define ADC_AWD3CR_AWD3CH_1 (0x00002UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
  1209. #define ADC_AWD3CR_AWD3CH_2 (0x00004UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
  1210. #define ADC_AWD3CR_AWD3CH_3 (0x00008UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
  1211. #define ADC_AWD3CR_AWD3CH_4 (0x00010UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
  1212. #define ADC_AWD3CR_AWD3CH_5 (0x00020UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
  1213. #define ADC_AWD3CR_AWD3CH_6 (0x00040UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
  1214. #define ADC_AWD3CR_AWD3CH_7 (0x00080UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
  1215. #define ADC_AWD3CR_AWD3CH_8 (0x00100UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
  1216. #define ADC_AWD3CR_AWD3CH_9 (0x00200UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
  1217. #define ADC_AWD3CR_AWD3CH_10 (0x00400UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
  1218. #define ADC_AWD3CR_AWD3CH_11 (0x00800UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
  1219. #define ADC_AWD3CR_AWD3CH_12 (0x01000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
  1220. #define ADC_AWD3CR_AWD3CH_13 (0x02000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
  1221. #define ADC_AWD3CR_AWD3CH_14 (0x04000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
  1222. #define ADC_AWD3CR_AWD3CH_15 (0x08000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
  1223. #define ADC_AWD3CR_AWD3CH_16 (0x10000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
  1224. #define ADC_AWD3CR_AWD3CH_17 (0x20000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
  1225. #define ADC_AWD3CR_AWD3CH_18 (0x40000UL << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
  1226. /******************** Bit definition for ADC_CALFACT register ***************/
  1227. #define ADC_CALFACT_CALFACT_Pos (0U)
  1228. #define ADC_CALFACT_CALFACT_Msk (0x7FUL << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */
  1229. #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< ADC calibration factor in single-ended mode */
  1230. #define ADC_CALFACT_CALFACT_0 (0x01UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000001 */
  1231. #define ADC_CALFACT_CALFACT_1 (0x02UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000002 */
  1232. #define ADC_CALFACT_CALFACT_2 (0x04UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000004 */
  1233. #define ADC_CALFACT_CALFACT_3 (0x08UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000008 */
  1234. #define ADC_CALFACT_CALFACT_4 (0x10UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000010 */
  1235. #define ADC_CALFACT_CALFACT_5 (0x20UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000020 */
  1236. #define ADC_CALFACT_CALFACT_6 (0x40UL << ADC_CALFACT_CALFACT_Pos) /*!< 0x00000040 */
  1237. /************************* ADC Common registers *****************************/
  1238. /******************** Bit definition for ADC_CCR register *******************/
  1239. #define ADC_CCR_PRESC_Pos (18U)
  1240. #define ADC_CCR_PRESC_Msk (0xFUL << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
  1241. #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
  1242. #define ADC_CCR_PRESC_0 (0x1UL << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
  1243. #define ADC_CCR_PRESC_1 (0x2UL << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
  1244. #define ADC_CCR_PRESC_2 (0x4UL << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
  1245. #define ADC_CCR_PRESC_3 (0x8UL << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
  1246. #define ADC_CCR_VREFEN_Pos (22U)
  1247. #define ADC_CCR_VREFEN_Msk (0x1UL << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  1248. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  1249. #define ADC_CCR_TSEN_Pos (23U)
  1250. #define ADC_CCR_TSEN_Msk (0x1UL << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  1251. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
  1252. #define ADC_CCR_VBATEN_Pos (24U)
  1253. #define ADC_CCR_VBATEN_Msk (0x1UL << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  1254. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
  1255. /* Legacy */
  1256. #define ADC_CCR_LFMEN_Pos (25U)
  1257. #define ADC_CCR_LFMEN_Msk (0x1UL << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */
  1258. #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Legacy feature, useless on STM32G0 (ADC common clock low frequency mode is automatically managed by ADC peripheral on STM32G0) */
  1259. /******************************************************************************/
  1260. /* */
  1261. /* CRC calculation unit */
  1262. /* */
  1263. /******************************************************************************/
  1264. /******************* Bit definition for CRC_DR register *********************/
  1265. #define CRC_DR_DR_Pos (0U)
  1266. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1267. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1268. /******************* Bit definition for CRC_IDR register ********************/
  1269. #define CRC_IDR_IDR_Pos (0U)
  1270. #define CRC_IDR_IDR_Msk (0xFFFFFFFFUL << CRC_IDR_IDR_Pos) /*!< 0xFFFFFFFF */
  1271. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 32-bits data register bits */
  1272. /******************** Bit definition for CRC_CR register ********************/
  1273. #define CRC_CR_RESET_Pos (0U)
  1274. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1275. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1276. #define CRC_CR_POLYSIZE_Pos (3U)
  1277. #define CRC_CR_POLYSIZE_Msk (0x3UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  1278. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  1279. #define CRC_CR_POLYSIZE_0 (0x1UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  1280. #define CRC_CR_POLYSIZE_1 (0x2UL << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  1281. #define CRC_CR_REV_IN_Pos (5U)
  1282. #define CRC_CR_REV_IN_Msk (0x3UL << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  1283. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  1284. #define CRC_CR_REV_IN_0 (0x1UL << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  1285. #define CRC_CR_REV_IN_1 (0x2UL << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  1286. #define CRC_CR_REV_OUT_Pos (7U)
  1287. #define CRC_CR_REV_OUT_Msk (0x1UL << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  1288. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  1289. /******************* Bit definition for CRC_INIT register *******************/
  1290. #define CRC_INIT_INIT_Pos (0U)
  1291. #define CRC_INIT_INIT_Msk (0xFFFFFFFFUL << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  1292. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  1293. /******************* Bit definition for CRC_POL register ********************/
  1294. #define CRC_POL_POL_Pos (0U)
  1295. #define CRC_POL_POL_Msk (0xFFFFFFFFUL << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  1296. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  1297. /******************************************************************************/
  1298. /* */
  1299. /* Debug MCU */
  1300. /* */
  1301. /******************************************************************************/
  1302. /******************************************************************************/
  1303. /* */
  1304. /* DMA Controller (DMA) */
  1305. /* */
  1306. /******************************************************************************/
  1307. /******************* Bit definition for DMA_ISR register ********************/
  1308. #define DMA_ISR_GIF1_Pos (0U)
  1309. #define DMA_ISR_GIF1_Msk (0x1UL << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  1310. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  1311. #define DMA_ISR_TCIF1_Pos (1U)
  1312. #define DMA_ISR_TCIF1_Msk (0x1UL << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  1313. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  1314. #define DMA_ISR_HTIF1_Pos (2U)
  1315. #define DMA_ISR_HTIF1_Msk (0x1UL << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  1316. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  1317. #define DMA_ISR_TEIF1_Pos (3U)
  1318. #define DMA_ISR_TEIF1_Msk (0x1UL << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  1319. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  1320. #define DMA_ISR_GIF2_Pos (4U)
  1321. #define DMA_ISR_GIF2_Msk (0x1UL << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  1322. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  1323. #define DMA_ISR_TCIF2_Pos (5U)
  1324. #define DMA_ISR_TCIF2_Msk (0x1UL << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  1325. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  1326. #define DMA_ISR_HTIF2_Pos (6U)
  1327. #define DMA_ISR_HTIF2_Msk (0x1UL << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  1328. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  1329. #define DMA_ISR_TEIF2_Pos (7U)
  1330. #define DMA_ISR_TEIF2_Msk (0x1UL << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  1331. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  1332. #define DMA_ISR_GIF3_Pos (8U)
  1333. #define DMA_ISR_GIF3_Msk (0x1UL << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  1334. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  1335. #define DMA_ISR_TCIF3_Pos (9U)
  1336. #define DMA_ISR_TCIF3_Msk (0x1UL << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  1337. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  1338. #define DMA_ISR_HTIF3_Pos (10U)
  1339. #define DMA_ISR_HTIF3_Msk (0x1UL << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  1340. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  1341. #define DMA_ISR_TEIF3_Pos (11U)
  1342. #define DMA_ISR_TEIF3_Msk (0x1UL << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  1343. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  1344. #define DMA_ISR_GIF4_Pos (12U)
  1345. #define DMA_ISR_GIF4_Msk (0x1UL << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  1346. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  1347. #define DMA_ISR_TCIF4_Pos (13U)
  1348. #define DMA_ISR_TCIF4_Msk (0x1UL << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  1349. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  1350. #define DMA_ISR_HTIF4_Pos (14U)
  1351. #define DMA_ISR_HTIF4_Msk (0x1UL << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  1352. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  1353. #define DMA_ISR_TEIF4_Pos (15U)
  1354. #define DMA_ISR_TEIF4_Msk (0x1UL << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  1355. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  1356. #define DMA_ISR_GIF5_Pos (16U)
  1357. #define DMA_ISR_GIF5_Msk (0x1UL << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  1358. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  1359. #define DMA_ISR_TCIF5_Pos (17U)
  1360. #define DMA_ISR_TCIF5_Msk (0x1UL << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  1361. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  1362. #define DMA_ISR_HTIF5_Pos (18U)
  1363. #define DMA_ISR_HTIF5_Msk (0x1UL << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  1364. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  1365. #define DMA_ISR_TEIF5_Pos (19U)
  1366. #define DMA_ISR_TEIF5_Msk (0x1UL << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  1367. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  1368. #define DMA_ISR_GIF6_Pos (20U)
  1369. #define DMA_ISR_GIF6_Msk (0x1UL << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  1370. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  1371. #define DMA_ISR_TCIF6_Pos (21U)
  1372. #define DMA_ISR_TCIF6_Msk (0x1UL << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  1373. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  1374. #define DMA_ISR_HTIF6_Pos (22U)
  1375. #define DMA_ISR_HTIF6_Msk (0x1UL << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  1376. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  1377. #define DMA_ISR_TEIF6_Pos (23U)
  1378. #define DMA_ISR_TEIF6_Msk (0x1UL << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  1379. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  1380. #define DMA_ISR_GIF7_Pos (24U)
  1381. #define DMA_ISR_GIF7_Msk (0x1UL << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  1382. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  1383. #define DMA_ISR_TCIF7_Pos (25U)
  1384. #define DMA_ISR_TCIF7_Msk (0x1UL << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  1385. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  1386. #define DMA_ISR_HTIF7_Pos (26U)
  1387. #define DMA_ISR_HTIF7_Msk (0x1UL << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  1388. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  1389. #define DMA_ISR_TEIF7_Pos (27U)
  1390. #define DMA_ISR_TEIF7_Msk (0x1UL << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  1391. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  1392. /******************* Bit definition for DMA_IFCR register *******************/
  1393. #define DMA_IFCR_CGIF1_Pos (0U)
  1394. #define DMA_IFCR_CGIF1_Msk (0x1UL << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  1395. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */
  1396. #define DMA_IFCR_CTCIF1_Pos (1U)
  1397. #define DMA_IFCR_CTCIF1_Msk (0x1UL << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  1398. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  1399. #define DMA_IFCR_CHTIF1_Pos (2U)
  1400. #define DMA_IFCR_CHTIF1_Msk (0x1UL << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  1401. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  1402. #define DMA_IFCR_CTEIF1_Pos (3U)
  1403. #define DMA_IFCR_CTEIF1_Msk (0x1UL << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  1404. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  1405. #define DMA_IFCR_CGIF2_Pos (4U)
  1406. #define DMA_IFCR_CGIF2_Msk (0x1UL << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  1407. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  1408. #define DMA_IFCR_CTCIF2_Pos (5U)
  1409. #define DMA_IFCR_CTCIF2_Msk (0x1UL << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  1410. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  1411. #define DMA_IFCR_CHTIF2_Pos (6U)
  1412. #define DMA_IFCR_CHTIF2_Msk (0x1UL << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  1413. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  1414. #define DMA_IFCR_CTEIF2_Pos (7U)
  1415. #define DMA_IFCR_CTEIF2_Msk (0x1UL << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  1416. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  1417. #define DMA_IFCR_CGIF3_Pos (8U)
  1418. #define DMA_IFCR_CGIF3_Msk (0x1UL << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  1419. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  1420. #define DMA_IFCR_CTCIF3_Pos (9U)
  1421. #define DMA_IFCR_CTCIF3_Msk (0x1UL << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  1422. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  1423. #define DMA_IFCR_CHTIF3_Pos (10U)
  1424. #define DMA_IFCR_CHTIF3_Msk (0x1UL << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  1425. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  1426. #define DMA_IFCR_CTEIF3_Pos (11U)
  1427. #define DMA_IFCR_CTEIF3_Msk (0x1UL << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  1428. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  1429. #define DMA_IFCR_CGIF4_Pos (12U)
  1430. #define DMA_IFCR_CGIF4_Msk (0x1UL << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  1431. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  1432. #define DMA_IFCR_CTCIF4_Pos (13U)
  1433. #define DMA_IFCR_CTCIF4_Msk (0x1UL << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  1434. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  1435. #define DMA_IFCR_CHTIF4_Pos (14U)
  1436. #define DMA_IFCR_CHTIF4_Msk (0x1UL << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  1437. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  1438. #define DMA_IFCR_CTEIF4_Pos (15U)
  1439. #define DMA_IFCR_CTEIF4_Msk (0x1UL << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  1440. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  1441. #define DMA_IFCR_CGIF5_Pos (16U)
  1442. #define DMA_IFCR_CGIF5_Msk (0x1UL << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  1443. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  1444. #define DMA_IFCR_CTCIF5_Pos (17U)
  1445. #define DMA_IFCR_CTCIF5_Msk (0x1UL << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  1446. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  1447. #define DMA_IFCR_CHTIF5_Pos (18U)
  1448. #define DMA_IFCR_CHTIF5_Msk (0x1UL << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  1449. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  1450. #define DMA_IFCR_CTEIF5_Pos (19U)
  1451. #define DMA_IFCR_CTEIF5_Msk (0x1UL << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  1452. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  1453. #define DMA_IFCR_CGIF6_Pos (20U)
  1454. #define DMA_IFCR_CGIF6_Msk (0x1UL << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  1455. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  1456. #define DMA_IFCR_CTCIF6_Pos (21U)
  1457. #define DMA_IFCR_CTCIF6_Msk (0x1UL << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  1458. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  1459. #define DMA_IFCR_CHTIF6_Pos (22U)
  1460. #define DMA_IFCR_CHTIF6_Msk (0x1UL << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  1461. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  1462. #define DMA_IFCR_CTEIF6_Pos (23U)
  1463. #define DMA_IFCR_CTEIF6_Msk (0x1UL << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  1464. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  1465. #define DMA_IFCR_CGIF7_Pos (24U)
  1466. #define DMA_IFCR_CGIF7_Msk (0x1UL << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  1467. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  1468. #define DMA_IFCR_CTCIF7_Pos (25U)
  1469. #define DMA_IFCR_CTCIF7_Msk (0x1UL << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  1470. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  1471. #define DMA_IFCR_CHTIF7_Pos (26U)
  1472. #define DMA_IFCR_CHTIF7_Msk (0x1UL << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  1473. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  1474. #define DMA_IFCR_CTEIF7_Pos (27U)
  1475. #define DMA_IFCR_CTEIF7_Msk (0x1UL << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  1476. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  1477. /******************* Bit definition for DMA_CCR register ********************/
  1478. #define DMA_CCR_EN_Pos (0U)
  1479. #define DMA_CCR_EN_Msk (0x1UL << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  1480. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  1481. #define DMA_CCR_TCIE_Pos (1U)
  1482. #define DMA_CCR_TCIE_Msk (0x1UL << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  1483. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  1484. #define DMA_CCR_HTIE_Pos (2U)
  1485. #define DMA_CCR_HTIE_Msk (0x1UL << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  1486. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  1487. #define DMA_CCR_TEIE_Pos (3U)
  1488. #define DMA_CCR_TEIE_Msk (0x1UL << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  1489. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  1490. #define DMA_CCR_DIR_Pos (4U)
  1491. #define DMA_CCR_DIR_Msk (0x1UL << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  1492. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  1493. #define DMA_CCR_CIRC_Pos (5U)
  1494. #define DMA_CCR_CIRC_Msk (0x1UL << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  1495. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  1496. #define DMA_CCR_PINC_Pos (6U)
  1497. #define DMA_CCR_PINC_Msk (0x1UL << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  1498. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  1499. #define DMA_CCR_MINC_Pos (7U)
  1500. #define DMA_CCR_MINC_Msk (0x1UL << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  1501. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  1502. #define DMA_CCR_PSIZE_Pos (8U)
  1503. #define DMA_CCR_PSIZE_Msk (0x3UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  1504. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  1505. #define DMA_CCR_PSIZE_0 (0x1UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  1506. #define DMA_CCR_PSIZE_1 (0x2UL << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  1507. #define DMA_CCR_MSIZE_Pos (10U)
  1508. #define DMA_CCR_MSIZE_Msk (0x3UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  1509. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  1510. #define DMA_CCR_MSIZE_0 (0x1UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  1511. #define DMA_CCR_MSIZE_1 (0x2UL << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  1512. #define DMA_CCR_PL_Pos (12U)
  1513. #define DMA_CCR_PL_Msk (0x3UL << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  1514. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  1515. #define DMA_CCR_PL_0 (0x1UL << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  1516. #define DMA_CCR_PL_1 (0x2UL << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  1517. #define DMA_CCR_MEM2MEM_Pos (14U)
  1518. #define DMA_CCR_MEM2MEM_Msk (0x1UL << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  1519. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  1520. /****************** Bit definition for DMA_CNDTR register *******************/
  1521. #define DMA_CNDTR_NDT_Pos (0U)
  1522. #define DMA_CNDTR_NDT_Msk (0xFFFFUL << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  1523. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  1524. /****************** Bit definition for DMA_CPAR register ********************/
  1525. #define DMA_CPAR_PA_Pos (0U)
  1526. #define DMA_CPAR_PA_Msk (0xFFFFFFFFUL << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1527. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  1528. /****************** Bit definition for DMA_CMAR register ********************/
  1529. #define DMA_CMAR_MA_Pos (0U)
  1530. #define DMA_CMAR_MA_Msk (0xFFFFFFFFUL << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  1531. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  1532. /******************************************************************************/
  1533. /* */
  1534. /* DMAMUX Controller */
  1535. /* */
  1536. /******************************************************************************/
  1537. /******************** Bits definition for DMAMUX_CxCR register **************/
  1538. #define DMAMUX_CxCR_DMAREQ_ID_Pos (0U)
  1539. #define DMAMUX_CxCR_DMAREQ_ID_Msk (0x3FUL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x0000003F */
  1540. #define DMAMUX_CxCR_DMAREQ_ID DMAMUX_CxCR_DMAREQ_ID_Msk /*!< DMA Request ID */
  1541. #define DMAMUX_CxCR_DMAREQ_ID_0 (0x01UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000001 */
  1542. #define DMAMUX_CxCR_DMAREQ_ID_1 (0x02UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000002 */
  1543. #define DMAMUX_CxCR_DMAREQ_ID_2 (0x04UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000004 */
  1544. #define DMAMUX_CxCR_DMAREQ_ID_3 (0x08UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000008 */
  1545. #define DMAMUX_CxCR_DMAREQ_ID_4 (0x10UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000010 */
  1546. #define DMAMUX_CxCR_DMAREQ_ID_5 (0x20UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000020 */
  1547. #define DMAMUX_CxCR_DMAREQ_ID_6 (0x40UL << DMAMUX_CxCR_DMAREQ_ID_Pos) /*!< 0x00000040 */
  1548. #define DMAMUX_CxCR_SOIE_Pos (8U)
  1549. #define DMAMUX_CxCR_SOIE_Msk (0x1UL << DMAMUX_CxCR_SOIE_Pos) /*!< 0x00000100 */
  1550. #define DMAMUX_CxCR_SOIE DMAMUX_CxCR_SOIE_Msk /*!< Synchro overrun interrupt enable */
  1551. #define DMAMUX_CxCR_EGE_Pos (9U)
  1552. #define DMAMUX_CxCR_EGE_Msk (0x1UL << DMAMUX_CxCR_EGE_Pos) /*!< 0x00000200 */
  1553. #define DMAMUX_CxCR_EGE DMAMUX_CxCR_EGE_Msk /*!< Event generation interrupt enable */
  1554. #define DMAMUX_CxCR_SE_Pos (16U)
  1555. #define DMAMUX_CxCR_SE_Msk (0x1UL << DMAMUX_CxCR_SE_Pos) /*!< 0x00010000 */
  1556. #define DMAMUX_CxCR_SE DMAMUX_CxCR_SE_Msk /*!< Synchronization enable */
  1557. #define DMAMUX_CxCR_SPOL_Pos (17U)
  1558. #define DMAMUX_CxCR_SPOL_Msk (0x3UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00060000 */
  1559. #define DMAMUX_CxCR_SPOL DMAMUX_CxCR_SPOL_Msk /*!< Synchronization polarity */
  1560. #define DMAMUX_CxCR_SPOL_0 (0x1UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00020000 */
  1561. #define DMAMUX_CxCR_SPOL_1 (0x2UL << DMAMUX_CxCR_SPOL_Pos) /*!< 0x00040000 */
  1562. #define DMAMUX_CxCR_NBREQ_Pos (19U)
  1563. #define DMAMUX_CxCR_NBREQ_Msk (0x1FUL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00F80000 */
  1564. #define DMAMUX_CxCR_NBREQ DMAMUX_CxCR_NBREQ_Msk /*!< Number of request */
  1565. #define DMAMUX_CxCR_NBREQ_0 (0x01UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00080000 */
  1566. #define DMAMUX_CxCR_NBREQ_1 (0x02UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00100000 */
  1567. #define DMAMUX_CxCR_NBREQ_2 (0x04UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00200000 */
  1568. #define DMAMUX_CxCR_NBREQ_3 (0x08UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00400000 */
  1569. #define DMAMUX_CxCR_NBREQ_4 (0x10UL << DMAMUX_CxCR_NBREQ_Pos) /*!< 0x00800000 */
  1570. #define DMAMUX_CxCR_SYNC_ID_Pos (24U)
  1571. #define DMAMUX_CxCR_SYNC_ID_Msk (0x1FUL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x1F000000 */
  1572. #define DMAMUX_CxCR_SYNC_ID DMAMUX_CxCR_SYNC_ID_Msk /*!< Synchronization ID */
  1573. #define DMAMUX_CxCR_SYNC_ID_0 (0x01UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x01000000 */
  1574. #define DMAMUX_CxCR_SYNC_ID_1 (0x02UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x02000000 */
  1575. #define DMAMUX_CxCR_SYNC_ID_2 (0x04UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x04000000 */
  1576. #define DMAMUX_CxCR_SYNC_ID_3 (0x08UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x08000000 */
  1577. #define DMAMUX_CxCR_SYNC_ID_4 (0x10UL << DMAMUX_CxCR_SYNC_ID_Pos) /*!< 0x10000000 */
  1578. /******************* Bits definition for DMAMUX_CSR register **************/
  1579. #define DMAMUX_CSR_SOF0_Pos (0U)
  1580. #define DMAMUX_CSR_SOF0_Msk (0x1UL << DMAMUX_CSR_SOF0_Pos) /*!< 0x00000001 */
  1581. #define DMAMUX_CSR_SOF0 DMAMUX_CSR_SOF0_Msk /*!< Synchronization Overrun Flag 0 */
  1582. #define DMAMUX_CSR_SOF1_Pos (1U)
  1583. #define DMAMUX_CSR_SOF1_Msk (0x1UL << DMAMUX_CSR_SOF1_Pos) /*!< 0x00000002 */
  1584. #define DMAMUX_CSR_SOF1 DMAMUX_CSR_SOF1_Msk /*!< Synchronization Overrun Flag 1 */
  1585. #define DMAMUX_CSR_SOF2_Pos (2U)
  1586. #define DMAMUX_CSR_SOF2_Msk (0x1UL << DMAMUX_CSR_SOF2_Pos) /*!< 0x00000004 */
  1587. #define DMAMUX_CSR_SOF2 DMAMUX_CSR_SOF2_Msk /*!< Synchronization Overrun Flag 2 */
  1588. #define DMAMUX_CSR_SOF3_Pos (3U)
  1589. #define DMAMUX_CSR_SOF3_Msk (0x1UL << DMAMUX_CSR_SOF3_Pos) /*!< 0x00000008 */
  1590. #define DMAMUX_CSR_SOF3 DMAMUX_CSR_SOF3_Msk /*!< Synchronization Overrun Flag 3 */
  1591. #define DMAMUX_CSR_SOF4_Pos (4U)
  1592. #define DMAMUX_CSR_SOF4_Msk (0x1UL << DMAMUX_CSR_SOF4_Pos) /*!< 0x00000010 */
  1593. #define DMAMUX_CSR_SOF4 DMAMUX_CSR_SOF4_Msk /*!< Synchronization Overrun Flag 4 */
  1594. #define DMAMUX_CSR_SOF5_Pos (5U)
  1595. #define DMAMUX_CSR_SOF5_Msk (0x1UL << DMAMUX_CSR_SOF5_Pos) /*!< 0x00000020 */
  1596. #define DMAMUX_CSR_SOF5 DMAMUX_CSR_SOF5_Msk /*!< Synchronization Overrun Flag 5 */
  1597. #define DMAMUX_CSR_SOF6_Pos (6U)
  1598. #define DMAMUX_CSR_SOF6_Msk (0x1UL << DMAMUX_CSR_SOF6_Pos) /*!< 0x00000040 */
  1599. #define DMAMUX_CSR_SOF6 DMAMUX_CSR_SOF6_Msk /*!< Synchronization Overrun Flag 6 */
  1600. /******************** Bits definition for DMAMUX_CFR register **************/
  1601. #define DMAMUX_CFR_CSOF0_Pos (0U)
  1602. #define DMAMUX_CFR_CSOF0_Msk (0x1UL << DMAMUX_CFR_CSOF0_Pos) /*!< 0x00000001 */
  1603. #define DMAMUX_CFR_CSOF0 DMAMUX_CFR_CSOF0_Msk /*!< Clear Overrun Flag 0 */
  1604. #define DMAMUX_CFR_CSOF1_Pos (1U)
  1605. #define DMAMUX_CFR_CSOF1_Msk (0x1UL << DMAMUX_CFR_CSOF1_Pos) /*!< 0x00000002 */
  1606. #define DMAMUX_CFR_CSOF1 DMAMUX_CFR_CSOF1_Msk /*!< Clear Overrun Flag 1 */
  1607. #define DMAMUX_CFR_CSOF2_Pos (2U)
  1608. #define DMAMUX_CFR_CSOF2_Msk (0x1UL << DMAMUX_CFR_CSOF2_Pos) /*!< 0x00000004 */
  1609. #define DMAMUX_CFR_CSOF2 DMAMUX_CFR_CSOF2_Msk /*!< Clear Overrun Flag 2 */
  1610. #define DMAMUX_CFR_CSOF3_Pos (3U)
  1611. #define DMAMUX_CFR_CSOF3_Msk (0x1UL << DMAMUX_CFR_CSOF3_Pos) /*!< 0x00000008 */
  1612. #define DMAMUX_CFR_CSOF3 DMAMUX_CFR_CSOF3_Msk /*!< Clear Overrun Flag 3 */
  1613. #define DMAMUX_CFR_CSOF4_Pos (4U)
  1614. #define DMAMUX_CFR_CSOF4_Msk (0x1UL << DMAMUX_CFR_CSOF4_Pos) /*!< 0x00000010 */
  1615. #define DMAMUX_CFR_CSOF4 DMAMUX_CFR_CSOF4_Msk /*!< Clear Overrun Flag 4 */
  1616. #define DMAMUX_CFR_CSOF5_Pos (5U)
  1617. #define DMAMUX_CFR_CSOF5_Msk (0x1UL << DMAMUX_CFR_CSOF5_Pos) /*!< 0x00000020 */
  1618. #define DMAMUX_CFR_CSOF5 DMAMUX_CFR_CSOF5_Msk /*!< Clear Overrun Flag 5 */
  1619. #define DMAMUX_CFR_CSOF6_Pos (6U)
  1620. #define DMAMUX_CFR_CSOF6_Msk (0x1UL << DMAMUX_CFR_CSOF6_Pos) /*!< 0x00000040 */
  1621. #define DMAMUX_CFR_CSOF6 DMAMUX_CFR_CSOF6_Msk /*!< Clear Overrun Flag 6 */
  1622. /******************** Bits definition for DMAMUX_RGxCR register ************/
  1623. #define DMAMUX_RGxCR_SIG_ID_Pos (0U)
  1624. #define DMAMUX_RGxCR_SIG_ID_Msk (0x1FUL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x0000001F */
  1625. #define DMAMUX_RGxCR_SIG_ID DMAMUX_RGxCR_SIG_ID_Msk /*!< Signal ID */
  1626. #define DMAMUX_RGxCR_SIG_ID_0 (0x01UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000001 */
  1627. #define DMAMUX_RGxCR_SIG_ID_1 (0x02UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000002 */
  1628. #define DMAMUX_RGxCR_SIG_ID_2 (0x04UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000004 */
  1629. #define DMAMUX_RGxCR_SIG_ID_3 (0x08UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000008 */
  1630. #define DMAMUX_RGxCR_SIG_ID_4 (0x10UL << DMAMUX_RGxCR_SIG_ID_Pos) /*!< 0x00000010 */
  1631. #define DMAMUX_RGxCR_OIE_Pos (8U)
  1632. #define DMAMUX_RGxCR_OIE_Msk (0x1UL << DMAMUX_RGxCR_OIE_Pos) /*!< 0x00000100 */
  1633. #define DMAMUX_RGxCR_OIE DMAMUX_RGxCR_OIE_Msk /*!< Overrun interrupt enable */
  1634. #define DMAMUX_RGxCR_GE_Pos (16U)
  1635. #define DMAMUX_RGxCR_GE_Msk (0x1UL << DMAMUX_RGxCR_GE_Pos) /*!< 0x00010000 */
  1636. #define DMAMUX_RGxCR_GE DMAMUX_RGxCR_GE_Msk /*!< Generation enable */
  1637. #define DMAMUX_RGxCR_GPOL_Pos (17U)
  1638. #define DMAMUX_RGxCR_GPOL_Msk (0x3UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00060000 */
  1639. #define DMAMUX_RGxCR_GPOL DMAMUX_RGxCR_GPOL_Msk /*!< Generation polarity */
  1640. #define DMAMUX_RGxCR_GPOL_0 (0x1UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00020000 */
  1641. #define DMAMUX_RGxCR_GPOL_1 (0x2UL << DMAMUX_RGxCR_GPOL_Pos) /*!< 0x00040000 */
  1642. #define DMAMUX_RGxCR_GNBREQ_Pos (19U)
  1643. #define DMAMUX_RGxCR_GNBREQ_Msk (0x1FUL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00F80000 */
  1644. #define DMAMUX_RGxCR_GNBREQ DMAMUX_RGxCR_GNBREQ_Msk /*!< Number of request */
  1645. #define DMAMUX_RGxCR_GNBREQ_0 (0x01UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00080000 */
  1646. #define DMAMUX_RGxCR_GNBREQ_1 (0x02UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00100000 */
  1647. #define DMAMUX_RGxCR_GNBREQ_2 (0x04UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00200000 */
  1648. #define DMAMUX_RGxCR_GNBREQ_3 (0x08UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00400000 */
  1649. #define DMAMUX_RGxCR_GNBREQ_4 (0x10UL << DMAMUX_RGxCR_GNBREQ_Pos) /*!< 0x00800000 */
  1650. /******************** Bits definition for DMAMUX_RGSR register **************/
  1651. #define DMAMUX_RGSR_OF0_Pos (0U)
  1652. #define DMAMUX_RGSR_OF0_Msk (0x1UL << DMAMUX_RGSR_OF0_Pos) /*!< 0x00000001 */
  1653. #define DMAMUX_RGSR_OF0 DMAMUX_RGSR_OF0_Msk /*!< Overrun flag 0 */
  1654. #define DMAMUX_RGSR_OF1_Pos (1U)
  1655. #define DMAMUX_RGSR_OF1_Msk (0x1UL << DMAMUX_RGSR_OF1_Pos) /*!< 0x00000002 */
  1656. #define DMAMUX_RGSR_OF1 DMAMUX_RGSR_OF1_Msk /*!< Overrun flag 1 */
  1657. #define DMAMUX_RGSR_OF2_Pos (2U)
  1658. #define DMAMUX_RGSR_OF2_Msk (0x1UL << DMAMUX_RGSR_OF2_Pos) /*!< 0x00000004 */
  1659. #define DMAMUX_RGSR_OF2 DMAMUX_RGSR_OF2_Msk /*!< Overrun flag 2 */
  1660. #define DMAMUX_RGSR_OF3_Pos (3U)
  1661. #define DMAMUX_RGSR_OF3_Msk (0x1UL << DMAMUX_RGSR_OF3_Pos) /*!< 0x00000008 */
  1662. #define DMAMUX_RGSR_OF3 DMAMUX_RGSR_OF3_Msk /*!< Overrun flag 3 */
  1663. /******************** Bits definition for DMAMUX_RGCFR register **************/
  1664. #define DMAMUX_RGCFR_COF0_Pos (0U)
  1665. #define DMAMUX_RGCFR_COF0_Msk (0x1UL << DMAMUX_RGCFR_COF0_Pos) /*!< 0x00000001 */
  1666. #define DMAMUX_RGCFR_COF0 DMAMUX_RGCFR_COF0_Msk /*!< Clear Overrun flag 0 */
  1667. #define DMAMUX_RGCFR_COF1_Pos (1U)
  1668. #define DMAMUX_RGCFR_COF1_Msk (0x1UL << DMAMUX_RGCFR_COF1_Pos) /*!< 0x00000002 */
  1669. #define DMAMUX_RGCFR_COF1 DMAMUX_RGCFR_COF1_Msk /*!< Clear Overrun flag 1 */
  1670. #define DMAMUX_RGCFR_COF2_Pos (2U)
  1671. #define DMAMUX_RGCFR_COF2_Msk (0x1UL << DMAMUX_RGCFR_COF2_Pos) /*!< 0x00000004 */
  1672. #define DMAMUX_RGCFR_COF2 DMAMUX_RGCFR_COF2_Msk /*!< Clear Overrun flag 2 */
  1673. #define DMAMUX_RGCFR_COF3_Pos (3U)
  1674. #define DMAMUX_RGCFR_COF3_Msk (0x1UL << DMAMUX_RGCFR_COF3_Pos) /*!< 0x00000008 */
  1675. #define DMAMUX_RGCFR_COF3 DMAMUX_RGCFR_COF3_Msk /*!< Clear Overrun flag 3 */
  1676. /******************************************************************************/
  1677. /* */
  1678. /* External Interrupt/Event Controller */
  1679. /* */
  1680. /******************************************************************************/
  1681. /****************** Bit definition for EXTI_RTSR1 register ******************/
  1682. #define EXTI_RTSR1_RT0_Pos (0U)
  1683. #define EXTI_RTSR1_RT0_Msk (0x1UL << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
  1684. #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger configuration for input line 0 */
  1685. #define EXTI_RTSR1_RT1_Pos (1U)
  1686. #define EXTI_RTSR1_RT1_Msk (0x1UL << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
  1687. #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger configuration for input line 1 */
  1688. #define EXTI_RTSR1_RT2_Pos (2U)
  1689. #define EXTI_RTSR1_RT2_Msk (0x1UL << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
  1690. #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger configuration for input line 2 */
  1691. #define EXTI_RTSR1_RT3_Pos (3U)
  1692. #define EXTI_RTSR1_RT3_Msk (0x1UL << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
  1693. #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger configuration for input line 3 */
  1694. #define EXTI_RTSR1_RT4_Pos (4U)
  1695. #define EXTI_RTSR1_RT4_Msk (0x1UL << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
  1696. #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger configuration for input line 4 */
  1697. #define EXTI_RTSR1_RT5_Pos (5U)
  1698. #define EXTI_RTSR1_RT5_Msk (0x1UL << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
  1699. #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger configuration for input line 5 */
  1700. #define EXTI_RTSR1_RT6_Pos (6U)
  1701. #define EXTI_RTSR1_RT6_Msk (0x1UL << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
  1702. #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger configuration for input line 6 */
  1703. #define EXTI_RTSR1_RT7_Pos (7U)
  1704. #define EXTI_RTSR1_RT7_Msk (0x1UL << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
  1705. #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger configuration for input line 7 */
  1706. #define EXTI_RTSR1_RT8_Pos (8U)
  1707. #define EXTI_RTSR1_RT8_Msk (0x1UL << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
  1708. #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger configuration for input line 8 */
  1709. #define EXTI_RTSR1_RT9_Pos (9U)
  1710. #define EXTI_RTSR1_RT9_Msk (0x1UL << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
  1711. #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger configuration for input line 9 */
  1712. #define EXTI_RTSR1_RT10_Pos (10U)
  1713. #define EXTI_RTSR1_RT10_Msk (0x1UL << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
  1714. #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger configuration for input line 10 */
  1715. #define EXTI_RTSR1_RT11_Pos (11U)
  1716. #define EXTI_RTSR1_RT11_Msk (0x1UL << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
  1717. #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger configuration for input line 11 */
  1718. #define EXTI_RTSR1_RT12_Pos (12U)
  1719. #define EXTI_RTSR1_RT12_Msk (0x1UL << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
  1720. #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger configuration for input line 12 */
  1721. #define EXTI_RTSR1_RT13_Pos (13U)
  1722. #define EXTI_RTSR1_RT13_Msk (0x1UL << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
  1723. #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger configuration for input line 13 */
  1724. #define EXTI_RTSR1_RT14_Pos (14U)
  1725. #define EXTI_RTSR1_RT14_Msk (0x1UL << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
  1726. #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger configuration for input line 14 */
  1727. #define EXTI_RTSR1_RT15_Pos (15U)
  1728. #define EXTI_RTSR1_RT15_Msk (0x1UL << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
  1729. #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger configuration for input line 15 */
  1730. /****************** Bit definition for EXTI_FTSR1 register ******************/
  1731. #define EXTI_FTSR1_FT0_Pos (0U)
  1732. #define EXTI_FTSR1_FT0_Msk (0x1UL << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
  1733. #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger configuration for input line 0 */
  1734. #define EXTI_FTSR1_FT1_Pos (1U)
  1735. #define EXTI_FTSR1_FT1_Msk (0x1UL << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
  1736. #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger configuration for input line 1 */
  1737. #define EXTI_FTSR1_FT2_Pos (2U)
  1738. #define EXTI_FTSR1_FT2_Msk (0x1UL << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
  1739. #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger configuration for input line 2 */
  1740. #define EXTI_FTSR1_FT3_Pos (3U)
  1741. #define EXTI_FTSR1_FT3_Msk (0x1UL << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
  1742. #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger configuration for input line 3 */
  1743. #define EXTI_FTSR1_FT4_Pos (4U)
  1744. #define EXTI_FTSR1_FT4_Msk (0x1UL << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
  1745. #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger configuration for input line 4 */
  1746. #define EXTI_FTSR1_FT5_Pos (5U)
  1747. #define EXTI_FTSR1_FT5_Msk (0x1UL << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
  1748. #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger configuration for input line 5 */
  1749. #define EXTI_FTSR1_FT6_Pos (6U)
  1750. #define EXTI_FTSR1_FT6_Msk (0x1UL << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
  1751. #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger configuration for input line 6 */
  1752. #define EXTI_FTSR1_FT7_Pos (7U)
  1753. #define EXTI_FTSR1_FT7_Msk (0x1UL << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
  1754. #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger configuration for input line 7 */
  1755. #define EXTI_FTSR1_FT8_Pos (8U)
  1756. #define EXTI_FTSR1_FT8_Msk (0x1UL << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
  1757. #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger configuration for input line 8 */
  1758. #define EXTI_FTSR1_FT9_Pos (9U)
  1759. #define EXTI_FTSR1_FT9_Msk (0x1UL << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
  1760. #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger configuration for input line 9 */
  1761. #define EXTI_FTSR1_FT10_Pos (10U)
  1762. #define EXTI_FTSR1_FT10_Msk (0x1UL << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
  1763. #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger configuration for input line 10 */
  1764. #define EXTI_FTSR1_FT11_Pos (11U)
  1765. #define EXTI_FTSR1_FT11_Msk (0x1UL << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
  1766. #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger configuration for input line 11 */
  1767. #define EXTI_FTSR1_FT12_Pos (12U)
  1768. #define EXTI_FTSR1_FT12_Msk (0x1UL << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
  1769. #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger configuration for input line 12 */
  1770. #define EXTI_FTSR1_FT13_Pos (13U)
  1771. #define EXTI_FTSR1_FT13_Msk (0x1UL << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
  1772. #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger configuration for input line 13 */
  1773. #define EXTI_FTSR1_FT14_Pos (14U)
  1774. #define EXTI_FTSR1_FT14_Msk (0x1UL << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
  1775. #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger configuration for input line 14 */
  1776. #define EXTI_FTSR1_FT15_Pos (15U)
  1777. #define EXTI_FTSR1_FT15_Msk (0x1UL << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
  1778. #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger configuration for input line 15 */
  1779. /****************** Bit definition for EXTI_SWIER1 register *****************/
  1780. #define EXTI_SWIER1_SWI0_Pos (0U)
  1781. #define EXTI_SWIER1_SWI0_Msk (0x1UL << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
  1782. #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
  1783. #define EXTI_SWIER1_SWI1_Pos (1U)
  1784. #define EXTI_SWIER1_SWI1_Msk (0x1UL << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
  1785. #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
  1786. #define EXTI_SWIER1_SWI2_Pos (2U)
  1787. #define EXTI_SWIER1_SWI2_Msk (0x1UL << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
  1788. #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
  1789. #define EXTI_SWIER1_SWI3_Pos (3U)
  1790. #define EXTI_SWIER1_SWI3_Msk (0x1UL << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
  1791. #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
  1792. #define EXTI_SWIER1_SWI4_Pos (4U)
  1793. #define EXTI_SWIER1_SWI4_Msk (0x1UL << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
  1794. #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
  1795. #define EXTI_SWIER1_SWI5_Pos (5U)
  1796. #define EXTI_SWIER1_SWI5_Msk (0x1UL << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
  1797. #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
  1798. #define EXTI_SWIER1_SWI6_Pos (6U)
  1799. #define EXTI_SWIER1_SWI6_Msk (0x1UL << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
  1800. #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
  1801. #define EXTI_SWIER1_SWI7_Pos (7U)
  1802. #define EXTI_SWIER1_SWI7_Msk (0x1UL << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
  1803. #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
  1804. #define EXTI_SWIER1_SWI8_Pos (8U)
  1805. #define EXTI_SWIER1_SWI8_Msk (0x1UL << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
  1806. #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
  1807. #define EXTI_SWIER1_SWI9_Pos (9U)
  1808. #define EXTI_SWIER1_SWI9_Msk (0x1UL << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
  1809. #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
  1810. #define EXTI_SWIER1_SWI10_Pos (10U)
  1811. #define EXTI_SWIER1_SWI10_Msk (0x1UL << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
  1812. #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
  1813. #define EXTI_SWIER1_SWI11_Pos (11U)
  1814. #define EXTI_SWIER1_SWI11_Msk (0x1UL << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
  1815. #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
  1816. #define EXTI_SWIER1_SWI12_Pos (12U)
  1817. #define EXTI_SWIER1_SWI12_Msk (0x1UL << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
  1818. #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
  1819. #define EXTI_SWIER1_SWI13_Pos (13U)
  1820. #define EXTI_SWIER1_SWI13_Msk (0x1UL << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
  1821. #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
  1822. #define EXTI_SWIER1_SWI14_Pos (14U)
  1823. #define EXTI_SWIER1_SWI14_Msk (0x1UL << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
  1824. #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
  1825. #define EXTI_SWIER1_SWI15_Pos (15U)
  1826. #define EXTI_SWIER1_SWI15_Msk (0x1UL << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
  1827. #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
  1828. /******************* Bit definition for EXTI_RPR1 register ******************/
  1829. #define EXTI_RPR1_RPIF0_Pos (0U)
  1830. #define EXTI_RPR1_RPIF0_Msk (0x1UL << EXTI_RPR1_RPIF0_Pos) /*!< 0x00000001 */
  1831. #define EXTI_RPR1_RPIF0 EXTI_RPR1_RPIF0_Msk /*!< Rising Pending Interrupt Flag on line 0 */
  1832. #define EXTI_RPR1_RPIF1_Pos (1U)
  1833. #define EXTI_RPR1_RPIF1_Msk (0x1UL << EXTI_RPR1_RPIF1_Pos) /*!< 0x00000002 */
  1834. #define EXTI_RPR1_RPIF1 EXTI_RPR1_RPIF1_Msk /*!< Rising Pending Interrupt Flag on line 1 */
  1835. #define EXTI_RPR1_RPIF2_Pos (2U)
  1836. #define EXTI_RPR1_RPIF2_Msk (0x1UL << EXTI_RPR1_RPIF2_Pos) /*!< 0x00000004 */
  1837. #define EXTI_RPR1_RPIF2 EXTI_RPR1_RPIF2_Msk /*!< Rising Pending Interrupt Flag on line 2 */
  1838. #define EXTI_RPR1_RPIF3_Pos (3U)
  1839. #define EXTI_RPR1_RPIF3_Msk (0x1UL << EXTI_RPR1_RPIF3_Pos) /*!< 0x00000008 */
  1840. #define EXTI_RPR1_RPIF3 EXTI_RPR1_RPIF3_Msk /*!< Rising Pending Interrupt Flag on line 3 */
  1841. #define EXTI_RPR1_RPIF4_Pos (4U)
  1842. #define EXTI_RPR1_RPIF4_Msk (0x1UL << EXTI_RPR1_RPIF4_Pos) /*!< 0x00000010 */
  1843. #define EXTI_RPR1_RPIF4 EXTI_RPR1_RPIF4_Msk /*!< Rising Pending Interrupt Flag on line 4 */
  1844. #define EXTI_RPR1_RPIF5_Pos (5U)
  1845. #define EXTI_RPR1_RPIF5_Msk (0x1UL << EXTI_RPR1_RPIF5_Pos) /*!< 0x00000020 */
  1846. #define EXTI_RPR1_RPIF5 EXTI_RPR1_RPIF5_Msk /*!< Rising Pending Interrupt Flag on line 5 */
  1847. #define EXTI_RPR1_RPIF6_Pos (6U)
  1848. #define EXTI_RPR1_RPIF6_Msk (0x1UL << EXTI_RPR1_RPIF6_Pos) /*!< 0x00000040 */
  1849. #define EXTI_RPR1_RPIF6 EXTI_RPR1_RPIF6_Msk /*!< Rising Pending Interrupt Flag on line 6 */
  1850. #define EXTI_RPR1_RPIF7_Pos (7U)
  1851. #define EXTI_RPR1_RPIF7_Msk (0x1UL << EXTI_RPR1_RPIF7_Pos) /*!< 0x00000080 */
  1852. #define EXTI_RPR1_RPIF7 EXTI_RPR1_RPIF7_Msk /*!< Rising Pending Interrupt Flag on line 7 */
  1853. #define EXTI_RPR1_RPIF8_Pos (8U)
  1854. #define EXTI_RPR1_RPIF8_Msk (0x1UL << EXTI_RPR1_RPIF8_Pos) /*!< 0x00000100 */
  1855. #define EXTI_RPR1_RPIF8 EXTI_RPR1_RPIF8_Msk /*!< Rising Pending Interrupt Flag on line 8 */
  1856. #define EXTI_RPR1_RPIF9_Pos (9U)
  1857. #define EXTI_RPR1_RPIF9_Msk (0x1UL << EXTI_RPR1_RPIF9_Pos) /*!< 0x00000200 */
  1858. #define EXTI_RPR1_RPIF9 EXTI_RPR1_RPIF9_Msk /*!< Rising Pending Interrupt Flag on line 9 */
  1859. #define EXTI_RPR1_RPIF10_Pos (10U)
  1860. #define EXTI_RPR1_RPIF10_Msk (0x1UL << EXTI_RPR1_RPIF10_Pos) /*!< 0x00000400 */
  1861. #define EXTI_RPR1_RPIF10 EXTI_RPR1_RPIF10_Msk /*!< Rising Pending Interrupt Flag on line 10 */
  1862. #define EXTI_RPR1_RPIF11_Pos (11U)
  1863. #define EXTI_RPR1_RPIF11_Msk (0x1UL << EXTI_RPR1_RPIF11_Pos) /*!< 0x00000800 */
  1864. #define EXTI_RPR1_RPIF11 EXTI_RPR1_RPIF11_Msk /*!< Rising Pending Interrupt Flag on line 11 */
  1865. #define EXTI_RPR1_RPIF12_Pos (12U)
  1866. #define EXTI_RPR1_RPIF12_Msk (0x1UL << EXTI_RPR1_RPIF12_Pos) /*!< 0x00001000 */
  1867. #define EXTI_RPR1_RPIF12 EXTI_RPR1_RPIF12_Msk /*!< Rising Pending Interrupt Flag on line 12 */
  1868. #define EXTI_RPR1_RPIF13_Pos (13U)
  1869. #define EXTI_RPR1_RPIF13_Msk (0x1UL << EXTI_RPR1_RPIF13_Pos) /*!< 0x00002000 */
  1870. #define EXTI_RPR1_RPIF13 EXTI_RPR1_RPIF13_Msk /*!< Rising Pending Interrupt Flag on line 13 */
  1871. #define EXTI_RPR1_RPIF14_Pos (14U)
  1872. #define EXTI_RPR1_RPIF14_Msk (0x1UL << EXTI_RPR1_RPIF14_Pos) /*!< 0x00004000 */
  1873. #define EXTI_RPR1_RPIF14 EXTI_RPR1_RPIF14_Msk /*!< Rising Pending Interrupt Flag on line 14 */
  1874. #define EXTI_RPR1_RPIF15_Pos (15U)
  1875. #define EXTI_RPR1_RPIF15_Msk (0x1UL << EXTI_RPR1_RPIF15_Pos) /*!< 0x00008000 */
  1876. #define EXTI_RPR1_RPIF15 EXTI_RPR1_RPIF15_Msk /*!< Rising Pending Interrupt Flag on line 15 */
  1877. /******************* Bit definition for EXTI_FPR1 register ******************/
  1878. #define EXTI_FPR1_FPIF0_Pos (0U)
  1879. #define EXTI_FPR1_FPIF0_Msk (0x1UL << EXTI_FPR1_FPIF0_Pos) /*!< 0x00000001 */
  1880. #define EXTI_FPR1_FPIF0 EXTI_FPR1_FPIF0_Msk /*!< Falling Pending Interrupt Flag on line 0 */
  1881. #define EXTI_FPR1_FPIF1_Pos (1U)
  1882. #define EXTI_FPR1_FPIF1_Msk (0x1UL << EXTI_FPR1_FPIF1_Pos) /*!< 0x00000002 */
  1883. #define EXTI_FPR1_FPIF1 EXTI_FPR1_FPIF1_Msk /*!< Falling Pending Interrupt Flag on line 1 */
  1884. #define EXTI_FPR1_FPIF2_Pos (2U)
  1885. #define EXTI_FPR1_FPIF2_Msk (0x1UL << EXTI_FPR1_FPIF2_Pos) /*!< 0x00000004 */
  1886. #define EXTI_FPR1_FPIF2 EXTI_FPR1_FPIF2_Msk /*!< Falling Pending Interrupt Flag on line 2 */
  1887. #define EXTI_FPR1_FPIF3_Pos (3U)
  1888. #define EXTI_FPR1_FPIF3_Msk (0x1UL << EXTI_FPR1_FPIF3_Pos) /*!< 0x00000008 */
  1889. #define EXTI_FPR1_FPIF3 EXTI_FPR1_FPIF3_Msk /*!< Falling Pending Interrupt Flag on line 3 */
  1890. #define EXTI_FPR1_FPIF4_Pos (4U)
  1891. #define EXTI_FPR1_FPIF4_Msk (0x1UL << EXTI_FPR1_FPIF4_Pos) /*!< 0x00000010 */
  1892. #define EXTI_FPR1_FPIF4 EXTI_FPR1_FPIF4_Msk /*!< Falling Pending Interrupt Flag on line 4 */
  1893. #define EXTI_FPR1_FPIF5_Pos (5U)
  1894. #define EXTI_FPR1_FPIF5_Msk (0x1UL << EXTI_FPR1_FPIF5_Pos) /*!< 0x00000020 */
  1895. #define EXTI_FPR1_FPIF5 EXTI_FPR1_FPIF5_Msk /*!< Falling Pending Interrupt Flag on line 5 */
  1896. #define EXTI_FPR1_FPIF6_Pos (6U)
  1897. #define EXTI_FPR1_FPIF6_Msk (0x1UL << EXTI_FPR1_FPIF6_Pos) /*!< 0x00000040 */
  1898. #define EXTI_FPR1_FPIF6 EXTI_FPR1_FPIF6_Msk /*!< Falling Pending Interrupt Flag on line 6 */
  1899. #define EXTI_FPR1_FPIF7_Pos (7U)
  1900. #define EXTI_FPR1_FPIF7_Msk (0x1UL << EXTI_FPR1_FPIF7_Pos) /*!< 0x00000080 */
  1901. #define EXTI_FPR1_FPIF7 EXTI_FPR1_FPIF7_Msk /*!< Falling Pending Interrupt Flag on line 7 */
  1902. #define EXTI_FPR1_FPIF8_Pos (8U)
  1903. #define EXTI_FPR1_FPIF8_Msk (0x1UL << EXTI_FPR1_FPIF8_Pos) /*!< 0x00000100 */
  1904. #define EXTI_FPR1_FPIF8 EXTI_FPR1_FPIF8_Msk /*!< Falling Pending Interrupt Flag on line 8 */
  1905. #define EXTI_FPR1_FPIF9_Pos (9U)
  1906. #define EXTI_FPR1_FPIF9_Msk (0x1UL << EXTI_FPR1_FPIF9_Pos) /*!< 0x00000200 */
  1907. #define EXTI_FPR1_FPIF9 EXTI_FPR1_FPIF9_Msk /*!< Falling Pending Interrupt Flag on line 9 */
  1908. #define EXTI_FPR1_FPIF10_Pos (10U)
  1909. #define EXTI_FPR1_FPIF10_Msk (0x1UL << EXTI_FPR1_FPIF10_Pos) /*!< 0x00000400 */
  1910. #define EXTI_FPR1_FPIF10 EXTI_FPR1_FPIF10_Msk /*!< Falling Pending Interrupt Flag on line 10 */
  1911. #define EXTI_FPR1_FPIF11_Pos (11U)
  1912. #define EXTI_FPR1_FPIF11_Msk (0x1UL << EXTI_FPR1_FPIF11_Pos) /*!< 0x00000800 */
  1913. #define EXTI_FPR1_FPIF11 EXTI_FPR1_FPIF11_Msk /*!< Falling Pending Interrupt Flag on line 11 */
  1914. #define EXTI_FPR1_FPIF12_Pos (12U)
  1915. #define EXTI_FPR1_FPIF12_Msk (0x1UL << EXTI_FPR1_FPIF12_Pos) /*!< 0x00001000 */
  1916. #define EXTI_FPR1_FPIF12 EXTI_FPR1_FPIF12_Msk /*!< Falling Pending Interrupt Flag on line 12 */
  1917. #define EXTI_FPR1_FPIF13_Pos (13U)
  1918. #define EXTI_FPR1_FPIF13_Msk (0x1UL << EXTI_FPR1_FPIF13_Pos) /*!< 0x00002000 */
  1919. #define EXTI_FPR1_FPIF13 EXTI_FPR1_FPIF13_Msk /*!< Falling Pending Interrupt Flag on line 13 */
  1920. #define EXTI_FPR1_FPIF14_Pos (14U)
  1921. #define EXTI_FPR1_FPIF14_Msk (0x1UL << EXTI_FPR1_FPIF14_Pos) /*!< 0x00004000 */
  1922. #define EXTI_FPR1_FPIF14 EXTI_FPR1_FPIF14_Msk /*!< Falling Pending Interrupt Flag on line 14 */
  1923. #define EXTI_FPR1_FPIF15_Pos (15U)
  1924. #define EXTI_FPR1_FPIF15_Msk (0x1UL << EXTI_FPR1_FPIF15_Pos) /*!< 0x00008000 */
  1925. #define EXTI_FPR1_FPIF15 EXTI_FPR1_FPIF15_Msk /*!< Falling Pending Interrupt Flag on line 15 */
  1926. /***************** Bit definition for EXTI_EXTICR1 register **************/
  1927. #define EXTI_EXTICR1_EXTI0_Pos (0U)
  1928. #define EXTI_EXTICR1_EXTI0_Msk (0x7UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */
  1929. #define EXTI_EXTICR1_EXTI0 EXTI_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  1930. #define EXTI_EXTICR1_EXTI0_0 (0x1UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000001 */
  1931. #define EXTI_EXTICR1_EXTI0_1 (0x2UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000002 */
  1932. #define EXTI_EXTICR1_EXTI0_2 (0x4UL << EXTI_EXTICR1_EXTI0_Pos) /*!< 0x00000004 */
  1933. #define EXTI_EXTICR1_EXTI1_Pos (8U)
  1934. #define EXTI_EXTICR1_EXTI1_Msk (0x7UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000700 */
  1935. #define EXTI_EXTICR1_EXTI1 EXTI_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  1936. #define EXTI_EXTICR1_EXTI1_0 (0x1UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000100 */
  1937. #define EXTI_EXTICR1_EXTI1_1 (0x2UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000200 */
  1938. #define EXTI_EXTICR1_EXTI1_2 (0x4UL << EXTI_EXTICR1_EXTI1_Pos) /*!< 0x00000400 */
  1939. #define EXTI_EXTICR1_EXTI2_Pos (16U)
  1940. #define EXTI_EXTICR1_EXTI2_Msk (0x7UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00070000 */
  1941. #define EXTI_EXTICR1_EXTI2 EXTI_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  1942. #define EXTI_EXTICR1_EXTI2_0 (0x1UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00010000 */
  1943. #define EXTI_EXTICR1_EXTI2_1 (0x2UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00020000 */
  1944. #define EXTI_EXTICR1_EXTI2_2 (0x4UL << EXTI_EXTICR1_EXTI2_Pos) /*!< 0x00040000 */
  1945. #define EXTI_EXTICR1_EXTI3_Pos (24U)
  1946. #define EXTI_EXTICR1_EXTI3_Msk (0x7UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x07000000 */
  1947. #define EXTI_EXTICR1_EXTI3 EXTI_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  1948. #define EXTI_EXTICR1_EXTI3_0 (0x1UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x01000000 */
  1949. #define EXTI_EXTICR1_EXTI3_1 (0x2UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x02000000 */
  1950. #define EXTI_EXTICR1_EXTI3_2 (0x4UL << EXTI_EXTICR1_EXTI3_Pos) /*!< 0x04000000 */
  1951. /***************** Bit definition for EXTI_EXTICR2 register **************/
  1952. #define EXTI_EXTICR2_EXTI4_Pos (0U)
  1953. #define EXTI_EXTICR2_EXTI4_Msk (0x7UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */
  1954. #define EXTI_EXTICR2_EXTI4 EXTI_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  1955. #define EXTI_EXTICR2_EXTI4_0 (0x1UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000001 */
  1956. #define EXTI_EXTICR2_EXTI4_1 (0x2UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000002 */
  1957. #define EXTI_EXTICR2_EXTI4_2 (0x4UL << EXTI_EXTICR2_EXTI4_Pos) /*!< 0x00000004 */
  1958. #define EXTI_EXTICR2_EXTI5_Pos (8U)
  1959. #define EXTI_EXTICR2_EXTI5_Msk (0x7UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000700 */
  1960. #define EXTI_EXTICR2_EXTI5 EXTI_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  1961. #define EXTI_EXTICR2_EXTI5_0 (0x1UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000100 */
  1962. #define EXTI_EXTICR2_EXTI5_1 (0x2UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000200 */
  1963. #define EXTI_EXTICR2_EXTI5_2 (0x4UL << EXTI_EXTICR2_EXTI5_Pos) /*!< 0x00000400 */
  1964. #define EXTI_EXTICR2_EXTI6_Pos (16U)
  1965. #define EXTI_EXTICR2_EXTI6_Msk (0x7UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00070000 */
  1966. #define EXTI_EXTICR2_EXTI6 EXTI_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  1967. #define EXTI_EXTICR2_EXTI6_0 (0x1UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00010000 */
  1968. #define EXTI_EXTICR2_EXTI6_1 (0x2UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00020000 */
  1969. #define EXTI_EXTICR2_EXTI6_2 (0x4UL << EXTI_EXTICR2_EXTI6_Pos) /*!< 0x00040000 */
  1970. #define EXTI_EXTICR2_EXTI7_Pos (24U)
  1971. #define EXTI_EXTICR2_EXTI7_Msk (0x7UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x07000000 */
  1972. #define EXTI_EXTICR2_EXTI7 EXTI_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  1973. #define EXTI_EXTICR2_EXTI7_0 (0x1UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x01000000 */
  1974. #define EXTI_EXTICR2_EXTI7_1 (0x2UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x02000000 */
  1975. #define EXTI_EXTICR2_EXTI7_2 (0x4UL << EXTI_EXTICR2_EXTI7_Pos) /*!< 0x04000000 */
  1976. /***************** Bit definition for EXTI_EXTICR3 register **************/
  1977. #define EXTI_EXTICR3_EXTI8_Pos (0U)
  1978. #define EXTI_EXTICR3_EXTI8_Msk (0x7UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */
  1979. #define EXTI_EXTICR3_EXTI8 EXTI_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  1980. #define EXTI_EXTICR3_EXTI8_0 (0x1UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000001 */
  1981. #define EXTI_EXTICR3_EXTI8_1 (0x2UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000002 */
  1982. #define EXTI_EXTICR3_EXTI8_2 (0x4UL << EXTI_EXTICR3_EXTI8_Pos) /*!< 0x00000004 */
  1983. #define EXTI_EXTICR3_EXTI9_Pos (8U)
  1984. #define EXTI_EXTICR3_EXTI9_Msk (0x7UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000700 */
  1985. #define EXTI_EXTICR3_EXTI9 EXTI_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  1986. #define EXTI_EXTICR3_EXTI9_0 (0x1UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000100 */
  1987. #define EXTI_EXTICR3_EXTI9_1 (0x2UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000200 */
  1988. #define EXTI_EXTICR3_EXTI9_2 (0x4UL << EXTI_EXTICR3_EXTI9_Pos) /*!< 0x00000400 */
  1989. #define EXTI_EXTICR3_EXTI10_Pos (16U)
  1990. #define EXTI_EXTICR3_EXTI10_Msk (0x7UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00070000 */
  1991. #define EXTI_EXTICR3_EXTI10 EXTI_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  1992. #define EXTI_EXTICR3_EXTI10_0 (0x1UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00010000 */
  1993. #define EXTI_EXTICR3_EXTI10_1 (0x2UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00020000 */
  1994. #define EXTI_EXTICR3_EXTI10_2 (0x4UL << EXTI_EXTICR3_EXTI10_Pos) /*!< 0x00040000 */
  1995. #define EXTI_EXTICR3_EXTI11_Pos (24U)
  1996. #define EXTI_EXTICR3_EXTI11_Msk (0x7UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x07000000 */
  1997. #define EXTI_EXTICR3_EXTI11 EXTI_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  1998. #define EXTI_EXTICR3_EXTI11_0 (0x1UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x01000000 */
  1999. #define EXTI_EXTICR3_EXTI11_1 (0x2UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x02000000 */
  2000. #define EXTI_EXTICR3_EXTI11_2 (0x4UL << EXTI_EXTICR3_EXTI11_Pos) /*!< 0x04000000 */
  2001. /***************** Bit definition for EXTI_EXTICR4 register **************/
  2002. #define EXTI_EXTICR4_EXTI12_Pos (0U)
  2003. #define EXTI_EXTICR4_EXTI12_Msk (0x7UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
  2004. #define EXTI_EXTICR4_EXTI12 EXTI_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  2005. #define EXTI_EXTICR4_EXTI12_0 (0x1UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000001 */
  2006. #define EXTI_EXTICR4_EXTI12_1 (0x2UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000002 */
  2007. #define EXTI_EXTICR4_EXTI12_2 (0x4UL << EXTI_EXTICR4_EXTI12_Pos) /*!< 0x00000004 */
  2008. #define EXTI_EXTICR4_EXTI13_Pos (8U)
  2009. #define EXTI_EXTICR4_EXTI13_Msk (0x7UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000700 */
  2010. #define EXTI_EXTICR4_EXTI13 EXTI_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  2011. #define EXTI_EXTICR4_EXTI13_0 (0x1UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000100 */
  2012. #define EXTI_EXTICR4_EXTI13_1 (0x2UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000200 */
  2013. #define EXTI_EXTICR4_EXTI13_2 (0x4UL << EXTI_EXTICR4_EXTI13_Pos) /*!< 0x00000400 */
  2014. #define EXTI_EXTICR4_EXTI14_Pos (16U)
  2015. #define EXTI_EXTICR4_EXTI14_Msk (0x7UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00070000 */
  2016. #define EXTI_EXTICR4_EXTI14 EXTI_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  2017. #define EXTI_EXTICR4_EXTI14_0 (0x1UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00010000 */
  2018. #define EXTI_EXTICR4_EXTI14_1 (0x2UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00020000 */
  2019. #define EXTI_EXTICR4_EXTI14_2 (0x4UL << EXTI_EXTICR4_EXTI14_Pos) /*!< 0x00040000 */
  2020. #define EXTI_EXTICR4_EXTI15_Pos (24U)
  2021. #define EXTI_EXTICR4_EXTI15_Msk (0x7UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x07000000 */
  2022. #define EXTI_EXTICR4_EXTI15 EXTI_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  2023. #define EXTI_EXTICR4_EXTI15_0 (0x1UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x01000000 */
  2024. #define EXTI_EXTICR4_EXTI15_1 (0x2UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x02000000 */
  2025. #define EXTI_EXTICR4_EXTI15_2 (0x4UL << EXTI_EXTICR4_EXTI15_Pos) /*!< 0x04000000 */
  2026. /******************* Bit definition for EXTI_IMR1 register ******************/
  2027. #define EXTI_IMR1_IM0_Pos (0U)
  2028. #define EXTI_IMR1_IM0_Msk (0x1UL << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
  2029. #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
  2030. #define EXTI_IMR1_IM1_Pos (1U)
  2031. #define EXTI_IMR1_IM1_Msk (0x1UL << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
  2032. #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
  2033. #define EXTI_IMR1_IM2_Pos (2U)
  2034. #define EXTI_IMR1_IM2_Msk (0x1UL << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
  2035. #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
  2036. #define EXTI_IMR1_IM3_Pos (3U)
  2037. #define EXTI_IMR1_IM3_Msk (0x1UL << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
  2038. #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
  2039. #define EXTI_IMR1_IM4_Pos (4U)
  2040. #define EXTI_IMR1_IM4_Msk (0x1UL << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
  2041. #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
  2042. #define EXTI_IMR1_IM5_Pos (5U)
  2043. #define EXTI_IMR1_IM5_Msk (0x1UL << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
  2044. #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
  2045. #define EXTI_IMR1_IM6_Pos (6U)
  2046. #define EXTI_IMR1_IM6_Msk (0x1UL << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
  2047. #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
  2048. #define EXTI_IMR1_IM7_Pos (7U)
  2049. #define EXTI_IMR1_IM7_Msk (0x1UL << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
  2050. #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
  2051. #define EXTI_IMR1_IM8_Pos (8U)
  2052. #define EXTI_IMR1_IM8_Msk (0x1UL << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
  2053. #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
  2054. #define EXTI_IMR1_IM9_Pos (9U)
  2055. #define EXTI_IMR1_IM9_Msk (0x1UL << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
  2056. #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
  2057. #define EXTI_IMR1_IM10_Pos (10U)
  2058. #define EXTI_IMR1_IM10_Msk (0x1UL << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
  2059. #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
  2060. #define EXTI_IMR1_IM11_Pos (11U)
  2061. #define EXTI_IMR1_IM11_Msk (0x1UL << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
  2062. #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
  2063. #define EXTI_IMR1_IM12_Pos (12U)
  2064. #define EXTI_IMR1_IM12_Msk (0x1UL << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
  2065. #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
  2066. #define EXTI_IMR1_IM13_Pos (13U)
  2067. #define EXTI_IMR1_IM13_Msk (0x1UL << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
  2068. #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
  2069. #define EXTI_IMR1_IM14_Pos (14U)
  2070. #define EXTI_IMR1_IM14_Msk (0x1UL << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
  2071. #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
  2072. #define EXTI_IMR1_IM15_Pos (15U)
  2073. #define EXTI_IMR1_IM15_Msk (0x1UL << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
  2074. #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
  2075. #define EXTI_IMR1_IM19_Pos (19U)
  2076. #define EXTI_IMR1_IM19_Msk (0x1UL << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
  2077. #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
  2078. #define EXTI_IMR1_IM21_Pos (21U)
  2079. #define EXTI_IMR1_IM21_Msk (0x1UL << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
  2080. #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
  2081. #define EXTI_IMR1_IM23_Pos (23U)
  2082. #define EXTI_IMR1_IM23_Msk (0x1UL << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
  2083. #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
  2084. #define EXTI_IMR1_IM25_Pos (25U)
  2085. #define EXTI_IMR1_IM25_Msk (0x1UL << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
  2086. #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
  2087. #define EXTI_IMR1_IM31_Pos (31U)
  2088. #define EXTI_IMR1_IM31_Msk (0x1UL << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
  2089. #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */
  2090. #define EXTI_IMR1_IM_Pos (0U)
  2091. #define EXTI_IMR1_IM_Msk (0x82A8FFFFUL << EXTI_IMR1_IM_Pos) /*!< 0x82A8FFFF */
  2092. #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */
  2093. /******************* Bit definition for EXTI_EMR1 register ******************/
  2094. #define EXTI_EMR1_EM0_Pos (0U)
  2095. #define EXTI_EMR1_EM0_Msk (0x1UL << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
  2096. #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
  2097. #define EXTI_EMR1_EM1_Pos (1U)
  2098. #define EXTI_EMR1_EM1_Msk (0x1UL << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
  2099. #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
  2100. #define EXTI_EMR1_EM2_Pos (2U)
  2101. #define EXTI_EMR1_EM2_Msk (0x1UL << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
  2102. #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
  2103. #define EXTI_EMR1_EM3_Pos (3U)
  2104. #define EXTI_EMR1_EM3_Msk (0x1UL << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
  2105. #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
  2106. #define EXTI_EMR1_EM4_Pos (4U)
  2107. #define EXTI_EMR1_EM4_Msk (0x1UL << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
  2108. #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
  2109. #define EXTI_EMR1_EM5_Pos (5U)
  2110. #define EXTI_EMR1_EM5_Msk (0x1UL << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
  2111. #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
  2112. #define EXTI_EMR1_EM6_Pos (6U)
  2113. #define EXTI_EMR1_EM6_Msk (0x1UL << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
  2114. #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
  2115. #define EXTI_EMR1_EM7_Pos (7U)
  2116. #define EXTI_EMR1_EM7_Msk (0x1UL << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
  2117. #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
  2118. #define EXTI_EMR1_EM8_Pos (8U)
  2119. #define EXTI_EMR1_EM8_Msk (0x1UL << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
  2120. #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
  2121. #define EXTI_EMR1_EM9_Pos (9U)
  2122. #define EXTI_EMR1_EM9_Msk (0x1UL << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
  2123. #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
  2124. #define EXTI_EMR1_EM10_Pos (10U)
  2125. #define EXTI_EMR1_EM10_Msk (0x1UL << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
  2126. #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
  2127. #define EXTI_EMR1_EM11_Pos (11U)
  2128. #define EXTI_EMR1_EM11_Msk (0x1UL << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
  2129. #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
  2130. #define EXTI_EMR1_EM12_Pos (12U)
  2131. #define EXTI_EMR1_EM12_Msk (0x1UL << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
  2132. #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
  2133. #define EXTI_EMR1_EM13_Pos (13U)
  2134. #define EXTI_EMR1_EM13_Msk (0x1UL << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
  2135. #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
  2136. #define EXTI_EMR1_EM14_Pos (14U)
  2137. #define EXTI_EMR1_EM14_Msk (0x1UL << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
  2138. #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
  2139. #define EXTI_EMR1_EM15_Pos (15U)
  2140. #define EXTI_EMR1_EM15_Msk (0x1UL << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
  2141. #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
  2142. #define EXTI_EMR1_EM19_Pos (19U)
  2143. #define EXTI_EMR1_EM19_Msk (0x1UL << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
  2144. #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
  2145. #define EXTI_EMR1_EM21_Pos (21U)
  2146. #define EXTI_EMR1_EM21_Msk (0x1UL << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
  2147. #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
  2148. #define EXTI_EMR1_EM23_Pos (23U)
  2149. #define EXTI_EMR1_EM23_Msk (0x1UL << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
  2150. #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
  2151. #define EXTI_EMR1_EM25_Pos (25U)
  2152. #define EXTI_EMR1_EM25_Msk (0x1UL << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
  2153. #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
  2154. #define EXTI_EMR1_EM31_Pos (31U)
  2155. #define EXTI_EMR1_EM31_Msk (0x1UL << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */
  2156. #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */
  2157. /******************************************************************************/
  2158. /* */
  2159. /* FLASH */
  2160. /* */
  2161. /******************************************************************************/
  2162. /* Note: No specific macro feature on this device */
  2163. /******************* Bits definition for FLASH_ACR register *****************/
  2164. #define FLASH_ACR_LATENCY_Pos (0U)
  2165. #define FLASH_ACR_LATENCY_Msk (0x7UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
  2166. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  2167. #define FLASH_ACR_LATENCY_0 (0x1UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  2168. #define FLASH_ACR_LATENCY_1 (0x2UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000002 */
  2169. #define FLASH_ACR_LATENCY_2 (0x4UL << FLASH_ACR_LATENCY_Pos) /*!< 0x00000004 */
  2170. #define FLASH_ACR_PRFTEN_Pos (8U)
  2171. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  2172. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  2173. #define FLASH_ACR_ICEN_Pos (9U)
  2174. #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  2175. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
  2176. #define FLASH_ACR_ICRST_Pos (11U)
  2177. #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  2178. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
  2179. #define FLASH_ACR_PROGEMPTY_Pos (16U)
  2180. #define FLASH_ACR_PROGEMPTY_Msk (0x1UL << FLASH_ACR_PROGEMPTY_Pos) /*!< 0x00010000 */
  2181. #define FLASH_ACR_PROGEMPTY FLASH_ACR_PROGEMPTY_Msk
  2182. /******************* Bits definition for FLASH_SR register ******************/
  2183. #define FLASH_SR_EOP_Pos (0U)
  2184. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  2185. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  2186. #define FLASH_SR_OPERR_Pos (1U)
  2187. #define FLASH_SR_OPERR_Msk (0x1UL << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
  2188. #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
  2189. #define FLASH_SR_PROGERR_Pos (3U)
  2190. #define FLASH_SR_PROGERR_Msk (0x1UL << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
  2191. #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk
  2192. #define FLASH_SR_WRPERR_Pos (4U)
  2193. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  2194. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  2195. #define FLASH_SR_PGAERR_Pos (5U)
  2196. #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  2197. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  2198. #define FLASH_SR_SIZERR_Pos (6U)
  2199. #define FLASH_SR_SIZERR_Msk (0x1UL << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
  2200. #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
  2201. #define FLASH_SR_PGSERR_Pos (7U)
  2202. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  2203. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
  2204. #define FLASH_SR_MISERR_Pos (8U)
  2205. #define FLASH_SR_MISERR_Msk (0x1UL << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
  2206. #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk
  2207. #define FLASH_SR_FASTERR_Pos (9U)
  2208. #define FLASH_SR_FASTERR_Msk (0x1UL << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
  2209. #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk
  2210. #define FLASH_SR_OPTVERR_Pos (15U)
  2211. #define FLASH_SR_OPTVERR_Msk (0x1UL << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
  2212. #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
  2213. #define FLASH_SR_BSY1_Pos (16U)
  2214. #define FLASH_SR_BSY1_Msk (0x1UL << FLASH_SR_BSY1_Pos) /*!< 0x00010000 */
  2215. #define FLASH_SR_BSY1 FLASH_SR_BSY1_Msk
  2216. #define FLASH_SR_CFGBSY_Pos (18U)
  2217. #define FLASH_SR_CFGBSY_Msk (0x1UL << FLASH_SR_CFGBSY_Pos) /*!< 0x00040000 */
  2218. #define FLASH_SR_CFGBSY FLASH_SR_CFGBSY_Msk
  2219. /******************* Bits definition for FLASH_CR register ******************/
  2220. #define FLASH_CR_PG_Pos (0U)
  2221. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  2222. #define FLASH_CR_PG FLASH_CR_PG_Msk
  2223. #define FLASH_CR_PER_Pos (1U)
  2224. #define FLASH_CR_PER_Msk (0x1UL << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  2225. #define FLASH_CR_PER FLASH_CR_PER_Msk
  2226. #define FLASH_CR_MER1_Pos (2U)
  2227. #define FLASH_CR_MER1_Msk (0x1UL << FLASH_CR_MER1_Pos) /*!< 0x00000004 */
  2228. #define FLASH_CR_MER1 FLASH_CR_MER1_Msk
  2229. #define FLASH_CR_PNB_Pos (3U)
  2230. #define FLASH_CR_PNB_Msk (0x3FFUL << FLASH_CR_PNB_Pos) /*!< 0x00001FF8 */
  2231. #define FLASH_CR_PNB FLASH_CR_PNB_Msk
  2232. #define FLASH_CR_STRT_Pos (16U)
  2233. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  2234. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  2235. #define FLASH_CR_OPTSTRT_Pos (17U)
  2236. #define FLASH_CR_OPTSTRT_Msk (0x1UL << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
  2237. #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
  2238. #define FLASH_CR_FSTPG_Pos (18U)
  2239. #define FLASH_CR_FSTPG_Msk (0x1UL << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
  2240. #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk
  2241. #define FLASH_CR_EOPIE_Pos (24U)
  2242. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  2243. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  2244. #define FLASH_CR_ERRIE_Pos (25U)
  2245. #define FLASH_CR_ERRIE_Msk (0x1UL << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  2246. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
  2247. #define FLASH_CR_OBL_LAUNCH_Pos (27U)
  2248. #define FLASH_CR_OBL_LAUNCH_Msk (0x1UL << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
  2249. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
  2250. #define FLASH_CR_OPTLOCK_Pos (30U)
  2251. #define FLASH_CR_OPTLOCK_Msk (0x1UL << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
  2252. #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
  2253. #define FLASH_CR_LOCK_Pos (31U)
  2254. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  2255. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  2256. /******************* Bits definition for FLASH_ECCR register ****************/
  2257. #define FLASH_ECCR_ADDR_ECC_Pos (0U)
  2258. #define FLASH_ECCR_ADDR_ECC_Msk (0x3FFFUL << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x00003FFF */
  2259. #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk
  2260. #define FLASH_ECCR_SYSF_ECC_Pos (20U)
  2261. #define FLASH_ECCR_SYSF_ECC_Msk (0x1UL << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */
  2262. #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk
  2263. #define FLASH_ECCR_ECCCIE_Pos (24U)
  2264. #define FLASH_ECCR_ECCCIE_Msk (0x1UL << FLASH_ECCR_ECCCIE_Pos) /*!< 0x01000000 */
  2265. #define FLASH_ECCR_ECCCIE FLASH_ECCR_ECCCIE_Msk
  2266. #define FLASH_ECCR_ECCC_Pos (30U)
  2267. #define FLASH_ECCR_ECCC_Msk (0x1UL << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
  2268. #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk
  2269. #define FLASH_ECCR_ECCD_Pos (31U)
  2270. #define FLASH_ECCR_ECCD_Msk (0x1UL << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
  2271. #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk
  2272. /******************* Bits definition for FLASH_OPTR register ****************/
  2273. #define FLASH_OPTR_RDP_Pos (0U)
  2274. #define FLASH_OPTR_RDP_Msk (0xFFUL << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
  2275. #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk
  2276. #define FLASH_OPTR_nRST_STOP_Pos (13U)
  2277. #define FLASH_OPTR_nRST_STOP_Msk (0x1UL << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00002000 */
  2278. #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
  2279. #define FLASH_OPTR_nRST_STDBY_Pos (14U)
  2280. #define FLASH_OPTR_nRST_STDBY_Msk (0x1UL << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00004000 */
  2281. #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
  2282. #define FLASH_OPTR_IWDG_SW_Pos (16U)
  2283. #define FLASH_OPTR_IWDG_SW_Msk (0x1UL << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
  2284. #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
  2285. #define FLASH_OPTR_IWDG_STOP_Pos (17U)
  2286. #define FLASH_OPTR_IWDG_STOP_Msk (0x1UL << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
  2287. #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
  2288. #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
  2289. #define FLASH_OPTR_IWDG_STDBY_Msk (0x1UL << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
  2290. #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk
  2291. #define FLASH_OPTR_WWDG_SW_Pos (19U)
  2292. #define FLASH_OPTR_WWDG_SW_Msk (0x1UL << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
  2293. #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk
  2294. #define FLASH_OPTR_RAM_PARITY_CHECK_Pos (22U)
  2295. #define FLASH_OPTR_RAM_PARITY_CHECK_Msk (0x1UL << FLASH_OPTR_RAM_PARITY_CHECK_Pos) /*!< 0x00400000 */
  2296. #define FLASH_OPTR_RAM_PARITY_CHECK FLASH_OPTR_RAM_PARITY_CHECK_Msk
  2297. #define FLASH_OPTR_nBOOT_SEL_Pos (24U)
  2298. #define FLASH_OPTR_nBOOT_SEL_Msk (0x1UL << FLASH_OPTR_nBOOT_SEL_Pos) /*!< 0x01000000 */
  2299. #define FLASH_OPTR_nBOOT_SEL FLASH_OPTR_nBOOT_SEL_Msk
  2300. #define FLASH_OPTR_nBOOT1_Pos (25U)
  2301. #define FLASH_OPTR_nBOOT1_Msk (0x1UL << FLASH_OPTR_nBOOT1_Pos) /*!< 0x02000000 */
  2302. #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk
  2303. #define FLASH_OPTR_nBOOT0_Pos (26U)
  2304. #define FLASH_OPTR_nBOOT0_Msk (0x1UL << FLASH_OPTR_nBOOT0_Pos) /*!< 0x04000000 */
  2305. #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk
  2306. /****************** Bits definition for FLASH_WRP1AR register ***************/
  2307. #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
  2308. #define FLASH_WRP1AR_WRP1A_STRT_Msk (0x1FUL << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x0000001F */
  2309. #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk
  2310. #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
  2311. #define FLASH_WRP1AR_WRP1A_END_Msk (0x1FUL << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x001F0000 */
  2312. #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk
  2313. /****************** Bits definition for FLASH_WRP1BR register ***************/
  2314. #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
  2315. #define FLASH_WRP1BR_WRP1B_STRT_Msk (0x1FUL << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x0000001F */
  2316. #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk
  2317. #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
  2318. #define FLASH_WRP1BR_WRP1B_END_Msk (0x1FUL << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x001F0000 */
  2319. #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk
  2320. /******************************************************************************/
  2321. /* */
  2322. /* General Purpose I/O */
  2323. /* */
  2324. /******************************************************************************/
  2325. /****************** Bits definition for GPIO_MODER register *****************/
  2326. #define GPIO_MODER_MODE0_Pos (0U)
  2327. #define GPIO_MODER_MODE0_Msk (0x3UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
  2328. #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
  2329. #define GPIO_MODER_MODE0_0 (0x1UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
  2330. #define GPIO_MODER_MODE0_1 (0x2UL << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
  2331. #define GPIO_MODER_MODE1_Pos (2U)
  2332. #define GPIO_MODER_MODE1_Msk (0x3UL << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
  2333. #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
  2334. #define GPIO_MODER_MODE1_0 (0x1UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
  2335. #define GPIO_MODER_MODE1_1 (0x2UL << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
  2336. #define GPIO_MODER_MODE2_Pos (4U)
  2337. #define GPIO_MODER_MODE2_Msk (0x3UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
  2338. #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
  2339. #define GPIO_MODER_MODE2_0 (0x1UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
  2340. #define GPIO_MODER_MODE2_1 (0x2UL << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
  2341. #define GPIO_MODER_MODE3_Pos (6U)
  2342. #define GPIO_MODER_MODE3_Msk (0x3UL << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
  2343. #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
  2344. #define GPIO_MODER_MODE3_0 (0x1UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
  2345. #define GPIO_MODER_MODE3_1 (0x2UL << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
  2346. #define GPIO_MODER_MODE4_Pos (8U)
  2347. #define GPIO_MODER_MODE4_Msk (0x3UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
  2348. #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
  2349. #define GPIO_MODER_MODE4_0 (0x1UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
  2350. #define GPIO_MODER_MODE4_1 (0x2UL << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
  2351. #define GPIO_MODER_MODE5_Pos (10U)
  2352. #define GPIO_MODER_MODE5_Msk (0x3UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
  2353. #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
  2354. #define GPIO_MODER_MODE5_0 (0x1UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
  2355. #define GPIO_MODER_MODE5_1 (0x2UL << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
  2356. #define GPIO_MODER_MODE6_Pos (12U)
  2357. #define GPIO_MODER_MODE6_Msk (0x3UL << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
  2358. #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
  2359. #define GPIO_MODER_MODE6_0 (0x1UL << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
  2360. #define GPIO_MODER_MODE6_1 (0x2UL << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
  2361. #define GPIO_MODER_MODE7_Pos (14U)
  2362. #define GPIO_MODER_MODE7_Msk (0x3UL << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
  2363. #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
  2364. #define GPIO_MODER_MODE7_0 (0x1UL << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
  2365. #define GPIO_MODER_MODE7_1 (0x2UL << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
  2366. #define GPIO_MODER_MODE8_Pos (16U)
  2367. #define GPIO_MODER_MODE8_Msk (0x3UL << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
  2368. #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
  2369. #define GPIO_MODER_MODE8_0 (0x1UL << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
  2370. #define GPIO_MODER_MODE8_1 (0x2UL << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
  2371. #define GPIO_MODER_MODE9_Pos (18U)
  2372. #define GPIO_MODER_MODE9_Msk (0x3UL << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
  2373. #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
  2374. #define GPIO_MODER_MODE9_0 (0x1UL << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
  2375. #define GPIO_MODER_MODE9_1 (0x2UL << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
  2376. #define GPIO_MODER_MODE10_Pos (20U)
  2377. #define GPIO_MODER_MODE10_Msk (0x3UL << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
  2378. #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
  2379. #define GPIO_MODER_MODE10_0 (0x1UL << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
  2380. #define GPIO_MODER_MODE10_1 (0x2UL << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
  2381. #define GPIO_MODER_MODE11_Pos (22U)
  2382. #define GPIO_MODER_MODE11_Msk (0x3UL << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
  2383. #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
  2384. #define GPIO_MODER_MODE11_0 (0x1UL << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
  2385. #define GPIO_MODER_MODE11_1 (0x2UL << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
  2386. #define GPIO_MODER_MODE12_Pos (24U)
  2387. #define GPIO_MODER_MODE12_Msk (0x3UL << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
  2388. #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
  2389. #define GPIO_MODER_MODE12_0 (0x1UL << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
  2390. #define GPIO_MODER_MODE12_1 (0x2UL << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
  2391. #define GPIO_MODER_MODE13_Pos (26U)
  2392. #define GPIO_MODER_MODE13_Msk (0x3UL << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
  2393. #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
  2394. #define GPIO_MODER_MODE13_0 (0x1UL << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
  2395. #define GPIO_MODER_MODE13_1 (0x2UL << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
  2396. #define GPIO_MODER_MODE14_Pos (28U)
  2397. #define GPIO_MODER_MODE14_Msk (0x3UL << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
  2398. #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
  2399. #define GPIO_MODER_MODE14_0 (0x1UL << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
  2400. #define GPIO_MODER_MODE14_1 (0x2UL << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
  2401. #define GPIO_MODER_MODE15_Pos (30U)
  2402. #define GPIO_MODER_MODE15_Msk (0x3UL << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
  2403. #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
  2404. #define GPIO_MODER_MODE15_0 (0x1UL << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
  2405. #define GPIO_MODER_MODE15_1 (0x2UL << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
  2406. /****************** Bits definition for GPIO_OTYPER register ****************/
  2407. #define GPIO_OTYPER_OT0_Pos (0U)
  2408. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  2409. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  2410. #define GPIO_OTYPER_OT1_Pos (1U)
  2411. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  2412. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  2413. #define GPIO_OTYPER_OT2_Pos (2U)
  2414. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  2415. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  2416. #define GPIO_OTYPER_OT3_Pos (3U)
  2417. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  2418. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  2419. #define GPIO_OTYPER_OT4_Pos (4U)
  2420. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  2421. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  2422. #define GPIO_OTYPER_OT5_Pos (5U)
  2423. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  2424. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  2425. #define GPIO_OTYPER_OT6_Pos (6U)
  2426. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  2427. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  2428. #define GPIO_OTYPER_OT7_Pos (7U)
  2429. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  2430. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  2431. #define GPIO_OTYPER_OT8_Pos (8U)
  2432. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  2433. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  2434. #define GPIO_OTYPER_OT9_Pos (9U)
  2435. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  2436. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  2437. #define GPIO_OTYPER_OT10_Pos (10U)
  2438. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  2439. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  2440. #define GPIO_OTYPER_OT11_Pos (11U)
  2441. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  2442. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  2443. #define GPIO_OTYPER_OT12_Pos (12U)
  2444. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  2445. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  2446. #define GPIO_OTYPER_OT13_Pos (13U)
  2447. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  2448. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  2449. #define GPIO_OTYPER_OT14_Pos (14U)
  2450. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  2451. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  2452. #define GPIO_OTYPER_OT15_Pos (15U)
  2453. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  2454. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  2455. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  2456. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  2457. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  2458. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  2459. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  2460. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  2461. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  2462. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  2463. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  2464. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  2465. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  2466. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  2467. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  2468. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  2469. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  2470. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  2471. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  2472. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  2473. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  2474. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  2475. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  2476. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  2477. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  2478. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  2479. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  2480. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  2481. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  2482. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  2483. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  2484. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  2485. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  2486. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  2487. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  2488. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  2489. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  2490. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  2491. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  2492. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  2493. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  2494. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  2495. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  2496. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  2497. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  2498. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  2499. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  2500. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  2501. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  2502. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  2503. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  2504. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  2505. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  2506. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  2507. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  2508. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  2509. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  2510. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  2511. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  2512. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  2513. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  2514. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  2515. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  2516. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  2517. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  2518. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  2519. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  2520. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  2521. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  2522. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  2523. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  2524. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  2525. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  2526. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  2527. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  2528. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  2529. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  2530. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  2531. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  2532. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  2533. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  2534. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  2535. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  2536. /****************** Bits definition for GPIO_PUPDR register *****************/
  2537. #define GPIO_PUPDR_PUPD0_Pos (0U)
  2538. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  2539. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  2540. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  2541. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  2542. #define GPIO_PUPDR_PUPD1_Pos (2U)
  2543. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  2544. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  2545. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  2546. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  2547. #define GPIO_PUPDR_PUPD2_Pos (4U)
  2548. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  2549. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  2550. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  2551. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  2552. #define GPIO_PUPDR_PUPD3_Pos (6U)
  2553. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  2554. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  2555. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  2556. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  2557. #define GPIO_PUPDR_PUPD4_Pos (8U)
  2558. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  2559. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  2560. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  2561. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  2562. #define GPIO_PUPDR_PUPD5_Pos (10U)
  2563. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  2564. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  2565. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  2566. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  2567. #define GPIO_PUPDR_PUPD6_Pos (12U)
  2568. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  2569. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  2570. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  2571. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  2572. #define GPIO_PUPDR_PUPD7_Pos (14U)
  2573. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  2574. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  2575. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  2576. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  2577. #define GPIO_PUPDR_PUPD8_Pos (16U)
  2578. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  2579. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  2580. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  2581. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  2582. #define GPIO_PUPDR_PUPD9_Pos (18U)
  2583. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  2584. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  2585. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  2586. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  2587. #define GPIO_PUPDR_PUPD10_Pos (20U)
  2588. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  2589. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  2590. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  2591. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  2592. #define GPIO_PUPDR_PUPD11_Pos (22U)
  2593. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  2594. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  2595. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  2596. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  2597. #define GPIO_PUPDR_PUPD12_Pos (24U)
  2598. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  2599. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  2600. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  2601. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  2602. #define GPIO_PUPDR_PUPD13_Pos (26U)
  2603. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  2604. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  2605. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  2606. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  2607. #define GPIO_PUPDR_PUPD14_Pos (28U)
  2608. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  2609. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  2610. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  2611. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  2612. #define GPIO_PUPDR_PUPD15_Pos (30U)
  2613. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  2614. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  2615. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  2616. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  2617. /****************** Bits definition for GPIO_IDR register *******************/
  2618. #define GPIO_IDR_ID0_Pos (0U)
  2619. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  2620. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  2621. #define GPIO_IDR_ID1_Pos (1U)
  2622. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  2623. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  2624. #define GPIO_IDR_ID2_Pos (2U)
  2625. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  2626. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  2627. #define GPIO_IDR_ID3_Pos (3U)
  2628. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  2629. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  2630. #define GPIO_IDR_ID4_Pos (4U)
  2631. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  2632. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  2633. #define GPIO_IDR_ID5_Pos (5U)
  2634. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  2635. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  2636. #define GPIO_IDR_ID6_Pos (6U)
  2637. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  2638. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  2639. #define GPIO_IDR_ID7_Pos (7U)
  2640. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  2641. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  2642. #define GPIO_IDR_ID8_Pos (8U)
  2643. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  2644. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  2645. #define GPIO_IDR_ID9_Pos (9U)
  2646. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  2647. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  2648. #define GPIO_IDR_ID10_Pos (10U)
  2649. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  2650. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  2651. #define GPIO_IDR_ID11_Pos (11U)
  2652. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  2653. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  2654. #define GPIO_IDR_ID12_Pos (12U)
  2655. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  2656. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  2657. #define GPIO_IDR_ID13_Pos (13U)
  2658. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  2659. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  2660. #define GPIO_IDR_ID14_Pos (14U)
  2661. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  2662. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  2663. #define GPIO_IDR_ID15_Pos (15U)
  2664. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  2665. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  2666. /****************** Bits definition for GPIO_ODR register *******************/
  2667. #define GPIO_ODR_OD0_Pos (0U)
  2668. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  2669. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  2670. #define GPIO_ODR_OD1_Pos (1U)
  2671. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  2672. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  2673. #define GPIO_ODR_OD2_Pos (2U)
  2674. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  2675. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  2676. #define GPIO_ODR_OD3_Pos (3U)
  2677. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  2678. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  2679. #define GPIO_ODR_OD4_Pos (4U)
  2680. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  2681. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  2682. #define GPIO_ODR_OD5_Pos (5U)
  2683. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  2684. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  2685. #define GPIO_ODR_OD6_Pos (6U)
  2686. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  2687. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  2688. #define GPIO_ODR_OD7_Pos (7U)
  2689. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  2690. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  2691. #define GPIO_ODR_OD8_Pos (8U)
  2692. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  2693. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  2694. #define GPIO_ODR_OD9_Pos (9U)
  2695. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  2696. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  2697. #define GPIO_ODR_OD10_Pos (10U)
  2698. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  2699. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  2700. #define GPIO_ODR_OD11_Pos (11U)
  2701. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  2702. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  2703. #define GPIO_ODR_OD12_Pos (12U)
  2704. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  2705. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  2706. #define GPIO_ODR_OD13_Pos (13U)
  2707. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  2708. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  2709. #define GPIO_ODR_OD14_Pos (14U)
  2710. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  2711. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  2712. #define GPIO_ODR_OD15_Pos (15U)
  2713. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  2714. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  2715. /****************** Bits definition for GPIO_BSRR register ******************/
  2716. #define GPIO_BSRR_BS0_Pos (0U)
  2717. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  2718. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  2719. #define GPIO_BSRR_BS1_Pos (1U)
  2720. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  2721. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  2722. #define GPIO_BSRR_BS2_Pos (2U)
  2723. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  2724. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  2725. #define GPIO_BSRR_BS3_Pos (3U)
  2726. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  2727. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  2728. #define GPIO_BSRR_BS4_Pos (4U)
  2729. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  2730. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  2731. #define GPIO_BSRR_BS5_Pos (5U)
  2732. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  2733. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  2734. #define GPIO_BSRR_BS6_Pos (6U)
  2735. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  2736. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  2737. #define GPIO_BSRR_BS7_Pos (7U)
  2738. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  2739. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  2740. #define GPIO_BSRR_BS8_Pos (8U)
  2741. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  2742. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  2743. #define GPIO_BSRR_BS9_Pos (9U)
  2744. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  2745. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  2746. #define GPIO_BSRR_BS10_Pos (10U)
  2747. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  2748. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  2749. #define GPIO_BSRR_BS11_Pos (11U)
  2750. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  2751. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  2752. #define GPIO_BSRR_BS12_Pos (12U)
  2753. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  2754. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  2755. #define GPIO_BSRR_BS13_Pos (13U)
  2756. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  2757. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  2758. #define GPIO_BSRR_BS14_Pos (14U)
  2759. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  2760. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  2761. #define GPIO_BSRR_BS15_Pos (15U)
  2762. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  2763. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  2764. #define GPIO_BSRR_BR0_Pos (16U)
  2765. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  2766. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  2767. #define GPIO_BSRR_BR1_Pos (17U)
  2768. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  2769. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  2770. #define GPIO_BSRR_BR2_Pos (18U)
  2771. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  2772. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  2773. #define GPIO_BSRR_BR3_Pos (19U)
  2774. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  2775. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  2776. #define GPIO_BSRR_BR4_Pos (20U)
  2777. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  2778. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  2779. #define GPIO_BSRR_BR5_Pos (21U)
  2780. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  2781. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  2782. #define GPIO_BSRR_BR6_Pos (22U)
  2783. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  2784. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  2785. #define GPIO_BSRR_BR7_Pos (23U)
  2786. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  2787. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  2788. #define GPIO_BSRR_BR8_Pos (24U)
  2789. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  2790. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  2791. #define GPIO_BSRR_BR9_Pos (25U)
  2792. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  2793. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  2794. #define GPIO_BSRR_BR10_Pos (26U)
  2795. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  2796. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  2797. #define GPIO_BSRR_BR11_Pos (27U)
  2798. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  2799. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  2800. #define GPIO_BSRR_BR12_Pos (28U)
  2801. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  2802. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  2803. #define GPIO_BSRR_BR13_Pos (29U)
  2804. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  2805. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  2806. #define GPIO_BSRR_BR14_Pos (30U)
  2807. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  2808. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  2809. #define GPIO_BSRR_BR15_Pos (31U)
  2810. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  2811. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  2812. /****************** Bit definition for GPIO_LCKR register *********************/
  2813. #define GPIO_LCKR_LCK0_Pos (0U)
  2814. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2815. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  2816. #define GPIO_LCKR_LCK1_Pos (1U)
  2817. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2818. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  2819. #define GPIO_LCKR_LCK2_Pos (2U)
  2820. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2821. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  2822. #define GPIO_LCKR_LCK3_Pos (3U)
  2823. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2824. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  2825. #define GPIO_LCKR_LCK4_Pos (4U)
  2826. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2827. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  2828. #define GPIO_LCKR_LCK5_Pos (5U)
  2829. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2830. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  2831. #define GPIO_LCKR_LCK6_Pos (6U)
  2832. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2833. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  2834. #define GPIO_LCKR_LCK7_Pos (7U)
  2835. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2836. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  2837. #define GPIO_LCKR_LCK8_Pos (8U)
  2838. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2839. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  2840. #define GPIO_LCKR_LCK9_Pos (9U)
  2841. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2842. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  2843. #define GPIO_LCKR_LCK10_Pos (10U)
  2844. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2845. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  2846. #define GPIO_LCKR_LCK11_Pos (11U)
  2847. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2848. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  2849. #define GPIO_LCKR_LCK12_Pos (12U)
  2850. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2851. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  2852. #define GPIO_LCKR_LCK13_Pos (13U)
  2853. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2854. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  2855. #define GPIO_LCKR_LCK14_Pos (14U)
  2856. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2857. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  2858. #define GPIO_LCKR_LCK15_Pos (15U)
  2859. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2860. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  2861. #define GPIO_LCKR_LCKK_Pos (16U)
  2862. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2863. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  2864. /****************** Bit definition for GPIO_AFRL register *********************/
  2865. #define GPIO_AFRL_AFSEL0_Pos (0U)
  2866. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  2867. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  2868. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  2869. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  2870. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  2871. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  2872. #define GPIO_AFRL_AFSEL1_Pos (4U)
  2873. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  2874. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  2875. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  2876. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  2877. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  2878. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  2879. #define GPIO_AFRL_AFSEL2_Pos (8U)
  2880. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  2881. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  2882. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  2883. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  2884. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  2885. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  2886. #define GPIO_AFRL_AFSEL3_Pos (12U)
  2887. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  2888. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  2889. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  2890. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  2891. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  2892. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  2893. #define GPIO_AFRL_AFSEL4_Pos (16U)
  2894. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  2895. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  2896. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  2897. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  2898. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  2899. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  2900. #define GPIO_AFRL_AFSEL5_Pos (20U)
  2901. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  2902. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  2903. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  2904. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  2905. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  2906. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  2907. #define GPIO_AFRL_AFSEL6_Pos (24U)
  2908. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  2909. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  2910. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  2911. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  2912. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  2913. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  2914. #define GPIO_AFRL_AFSEL7_Pos (28U)
  2915. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  2916. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  2917. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  2918. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  2919. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  2920. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  2921. /****************** Bit definition for GPIO_AFRH register *********************/
  2922. #define GPIO_AFRH_AFSEL8_Pos (0U)
  2923. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  2924. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  2925. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  2926. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  2927. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  2928. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  2929. #define GPIO_AFRH_AFSEL9_Pos (4U)
  2930. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  2931. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  2932. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  2933. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  2934. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  2935. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  2936. #define GPIO_AFRH_AFSEL10_Pos (8U)
  2937. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  2938. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  2939. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  2940. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  2941. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  2942. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  2943. #define GPIO_AFRH_AFSEL11_Pos (12U)
  2944. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  2945. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  2946. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  2947. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  2948. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  2949. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  2950. #define GPIO_AFRH_AFSEL12_Pos (16U)
  2951. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  2952. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  2953. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  2954. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  2955. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  2956. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  2957. #define GPIO_AFRH_AFSEL13_Pos (20U)
  2958. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  2959. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  2960. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  2961. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  2962. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  2963. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  2964. #define GPIO_AFRH_AFSEL14_Pos (24U)
  2965. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  2966. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  2967. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  2968. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  2969. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  2970. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  2971. #define GPIO_AFRH_AFSEL15_Pos (28U)
  2972. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  2973. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  2974. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  2975. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  2976. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  2977. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  2978. /****************** Bits definition for GPIO_BRR register ******************/
  2979. #define GPIO_BRR_BR0_Pos (0U)
  2980. #define GPIO_BRR_BR0_Msk (0x1UL << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  2981. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
  2982. #define GPIO_BRR_BR1_Pos (1U)
  2983. #define GPIO_BRR_BR1_Msk (0x1UL << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  2984. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
  2985. #define GPIO_BRR_BR2_Pos (2U)
  2986. #define GPIO_BRR_BR2_Msk (0x1UL << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  2987. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
  2988. #define GPIO_BRR_BR3_Pos (3U)
  2989. #define GPIO_BRR_BR3_Msk (0x1UL << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  2990. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
  2991. #define GPIO_BRR_BR4_Pos (4U)
  2992. #define GPIO_BRR_BR4_Msk (0x1UL << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  2993. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
  2994. #define GPIO_BRR_BR5_Pos (5U)
  2995. #define GPIO_BRR_BR5_Msk (0x1UL << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  2996. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
  2997. #define GPIO_BRR_BR6_Pos (6U)
  2998. #define GPIO_BRR_BR6_Msk (0x1UL << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  2999. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
  3000. #define GPIO_BRR_BR7_Pos (7U)
  3001. #define GPIO_BRR_BR7_Msk (0x1UL << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  3002. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
  3003. #define GPIO_BRR_BR8_Pos (8U)
  3004. #define GPIO_BRR_BR8_Msk (0x1UL << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  3005. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
  3006. #define GPIO_BRR_BR9_Pos (9U)
  3007. #define GPIO_BRR_BR9_Msk (0x1UL << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  3008. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
  3009. #define GPIO_BRR_BR10_Pos (10U)
  3010. #define GPIO_BRR_BR10_Msk (0x1UL << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  3011. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
  3012. #define GPIO_BRR_BR11_Pos (11U)
  3013. #define GPIO_BRR_BR11_Msk (0x1UL << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  3014. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
  3015. #define GPIO_BRR_BR12_Pos (12U)
  3016. #define GPIO_BRR_BR12_Msk (0x1UL << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  3017. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
  3018. #define GPIO_BRR_BR13_Pos (13U)
  3019. #define GPIO_BRR_BR13_Msk (0x1UL << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  3020. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
  3021. #define GPIO_BRR_BR14_Pos (14U)
  3022. #define GPIO_BRR_BR14_Msk (0x1UL << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  3023. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
  3024. #define GPIO_BRR_BR15_Pos (15U)
  3025. #define GPIO_BRR_BR15_Msk (0x1UL << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  3026. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
  3027. /******************************************************************************/
  3028. /* */
  3029. /* Inter-integrated Circuit Interface (I2C) */
  3030. /* */
  3031. /******************************************************************************/
  3032. /******************* Bit definition for I2C_CR1 register *******************/
  3033. #define I2C_CR1_PE_Pos (0U)
  3034. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  3035. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  3036. #define I2C_CR1_TXIE_Pos (1U)
  3037. #define I2C_CR1_TXIE_Msk (0x1UL << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  3038. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  3039. #define I2C_CR1_RXIE_Pos (2U)
  3040. #define I2C_CR1_RXIE_Msk (0x1UL << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  3041. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  3042. #define I2C_CR1_ADDRIE_Pos (3U)
  3043. #define I2C_CR1_ADDRIE_Msk (0x1UL << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  3044. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  3045. #define I2C_CR1_NACKIE_Pos (4U)
  3046. #define I2C_CR1_NACKIE_Msk (0x1UL << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  3047. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  3048. #define I2C_CR1_STOPIE_Pos (5U)
  3049. #define I2C_CR1_STOPIE_Msk (0x1UL << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  3050. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  3051. #define I2C_CR1_TCIE_Pos (6U)
  3052. #define I2C_CR1_TCIE_Msk (0x1UL << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  3053. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  3054. #define I2C_CR1_ERRIE_Pos (7U)
  3055. #define I2C_CR1_ERRIE_Msk (0x1UL << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  3056. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  3057. #define I2C_CR1_DNF_Pos (8U)
  3058. #define I2C_CR1_DNF_Msk (0xFUL << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  3059. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  3060. #define I2C_CR1_ANFOFF_Pos (12U)
  3061. #define I2C_CR1_ANFOFF_Msk (0x1UL << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  3062. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  3063. #define I2C_CR1_SWRST_Pos (13U)
  3064. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  3065. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  3066. #define I2C_CR1_TXDMAEN_Pos (14U)
  3067. #define I2C_CR1_TXDMAEN_Msk (0x1UL << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  3068. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  3069. #define I2C_CR1_RXDMAEN_Pos (15U)
  3070. #define I2C_CR1_RXDMAEN_Msk (0x1UL << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  3071. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  3072. #define I2C_CR1_SBC_Pos (16U)
  3073. #define I2C_CR1_SBC_Msk (0x1UL << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  3074. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  3075. #define I2C_CR1_NOSTRETCH_Pos (17U)
  3076. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  3077. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  3078. #define I2C_CR1_WUPEN_Pos (18U)
  3079. #define I2C_CR1_WUPEN_Msk (0x1UL << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  3080. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  3081. #define I2C_CR1_GCEN_Pos (19U)
  3082. #define I2C_CR1_GCEN_Msk (0x1UL << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  3083. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  3084. #define I2C_CR1_SMBHEN_Pos (20U)
  3085. #define I2C_CR1_SMBHEN_Msk (0x1UL << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  3086. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  3087. #define I2C_CR1_SMBDEN_Pos (21U)
  3088. #define I2C_CR1_SMBDEN_Msk (0x1UL << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  3089. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  3090. #define I2C_CR1_ALERTEN_Pos (22U)
  3091. #define I2C_CR1_ALERTEN_Msk (0x1UL << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  3092. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  3093. #define I2C_CR1_PECEN_Pos (23U)
  3094. #define I2C_CR1_PECEN_Msk (0x1UL << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  3095. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  3096. /****************** Bit definition for I2C_CR2 register ********************/
  3097. #define I2C_CR2_SADD_Pos (0U)
  3098. #define I2C_CR2_SADD_Msk (0x3FFUL << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  3099. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  3100. #define I2C_CR2_RD_WRN_Pos (10U)
  3101. #define I2C_CR2_RD_WRN_Msk (0x1UL << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  3102. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  3103. #define I2C_CR2_ADD10_Pos (11U)
  3104. #define I2C_CR2_ADD10_Msk (0x1UL << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  3105. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  3106. #define I2C_CR2_HEAD10R_Pos (12U)
  3107. #define I2C_CR2_HEAD10R_Msk (0x1UL << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  3108. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  3109. #define I2C_CR2_START_Pos (13U)
  3110. #define I2C_CR2_START_Msk (0x1UL << I2C_CR2_START_Pos) /*!< 0x00002000 */
  3111. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  3112. #define I2C_CR2_STOP_Pos (14U)
  3113. #define I2C_CR2_STOP_Msk (0x1UL << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  3114. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  3115. #define I2C_CR2_NACK_Pos (15U)
  3116. #define I2C_CR2_NACK_Msk (0x1UL << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  3117. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  3118. #define I2C_CR2_NBYTES_Pos (16U)
  3119. #define I2C_CR2_NBYTES_Msk (0xFFUL << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  3120. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  3121. #define I2C_CR2_RELOAD_Pos (24U)
  3122. #define I2C_CR2_RELOAD_Msk (0x1UL << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  3123. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  3124. #define I2C_CR2_AUTOEND_Pos (25U)
  3125. #define I2C_CR2_AUTOEND_Msk (0x1UL << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  3126. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  3127. #define I2C_CR2_PECBYTE_Pos (26U)
  3128. #define I2C_CR2_PECBYTE_Msk (0x1UL << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  3129. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  3130. /******************* Bit definition for I2C_OAR1 register ******************/
  3131. #define I2C_OAR1_OA1_Pos (0U)
  3132. #define I2C_OAR1_OA1_Msk (0x3FFUL << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  3133. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  3134. #define I2C_OAR1_OA1MODE_Pos (10U)
  3135. #define I2C_OAR1_OA1MODE_Msk (0x1UL << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  3136. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  3137. #define I2C_OAR1_OA1EN_Pos (15U)
  3138. #define I2C_OAR1_OA1EN_Msk (0x1UL << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  3139. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  3140. /******************* Bit definition for I2C_OAR2 register ******************/
  3141. #define I2C_OAR2_OA2_Pos (1U)
  3142. #define I2C_OAR2_OA2_Msk (0x7FUL << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  3143. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  3144. #define I2C_OAR2_OA2MSK_Pos (8U)
  3145. #define I2C_OAR2_OA2MSK_Msk (0x7UL << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  3146. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  3147. #define I2C_OAR2_OA2NOMASK (0U) /*!< No mask */
  3148. #define I2C_OAR2_OA2MASK01_Pos (8U)
  3149. #define I2C_OAR2_OA2MASK01_Msk (0x1UL << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  3150. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  3151. #define I2C_OAR2_OA2MASK02_Pos (9U)
  3152. #define I2C_OAR2_OA2MASK02_Msk (0x1UL << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  3153. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  3154. #define I2C_OAR2_OA2MASK03_Pos (8U)
  3155. #define I2C_OAR2_OA2MASK03_Msk (0x3UL << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  3156. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  3157. #define I2C_OAR2_OA2MASK04_Pos (10U)
  3158. #define I2C_OAR2_OA2MASK04_Msk (0x1UL << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  3159. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  3160. #define I2C_OAR2_OA2MASK05_Pos (8U)
  3161. #define I2C_OAR2_OA2MASK05_Msk (0x5UL << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  3162. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  3163. #define I2C_OAR2_OA2MASK06_Pos (9U)
  3164. #define I2C_OAR2_OA2MASK06_Msk (0x3UL << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  3165. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  3166. #define I2C_OAR2_OA2MASK07_Pos (8U)
  3167. #define I2C_OAR2_OA2MASK07_Msk (0x7UL << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  3168. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  3169. #define I2C_OAR2_OA2EN_Pos (15U)
  3170. #define I2C_OAR2_OA2EN_Msk (0x1UL << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  3171. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  3172. /******************* Bit definition for I2C_TIMINGR register *******************/
  3173. #define I2C_TIMINGR_SCLL_Pos (0U)
  3174. #define I2C_TIMINGR_SCLL_Msk (0xFFUL << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  3175. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  3176. #define I2C_TIMINGR_SCLH_Pos (8U)
  3177. #define I2C_TIMINGR_SCLH_Msk (0xFFUL << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  3178. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  3179. #define I2C_TIMINGR_SDADEL_Pos (16U)
  3180. #define I2C_TIMINGR_SDADEL_Msk (0xFUL << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  3181. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  3182. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  3183. #define I2C_TIMINGR_SCLDEL_Msk (0xFUL << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  3184. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  3185. #define I2C_TIMINGR_PRESC_Pos (28U)
  3186. #define I2C_TIMINGR_PRESC_Msk (0xFUL << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  3187. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  3188. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  3189. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  3190. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  3191. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  3192. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  3193. #define I2C_TIMEOUTR_TIDLE_Msk (0x1UL << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  3194. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  3195. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  3196. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1UL << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  3197. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  3198. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  3199. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFUL << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  3200. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  3201. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  3202. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1UL << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  3203. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  3204. /****************** Bit definition for I2C_ISR register *********************/
  3205. #define I2C_ISR_TXE_Pos (0U)
  3206. #define I2C_ISR_TXE_Msk (0x1UL << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  3207. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  3208. #define I2C_ISR_TXIS_Pos (1U)
  3209. #define I2C_ISR_TXIS_Msk (0x1UL << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  3210. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  3211. #define I2C_ISR_RXNE_Pos (2U)
  3212. #define I2C_ISR_RXNE_Msk (0x1UL << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  3213. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  3214. #define I2C_ISR_ADDR_Pos (3U)
  3215. #define I2C_ISR_ADDR_Msk (0x1UL << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  3216. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  3217. #define I2C_ISR_NACKF_Pos (4U)
  3218. #define I2C_ISR_NACKF_Msk (0x1UL << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  3219. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  3220. #define I2C_ISR_STOPF_Pos (5U)
  3221. #define I2C_ISR_STOPF_Msk (0x1UL << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  3222. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  3223. #define I2C_ISR_TC_Pos (6U)
  3224. #define I2C_ISR_TC_Msk (0x1UL << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  3225. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  3226. #define I2C_ISR_TCR_Pos (7U)
  3227. #define I2C_ISR_TCR_Msk (0x1UL << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  3228. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  3229. #define I2C_ISR_BERR_Pos (8U)
  3230. #define I2C_ISR_BERR_Msk (0x1UL << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  3231. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  3232. #define I2C_ISR_ARLO_Pos (9U)
  3233. #define I2C_ISR_ARLO_Msk (0x1UL << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  3234. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  3235. #define I2C_ISR_OVR_Pos (10U)
  3236. #define I2C_ISR_OVR_Msk (0x1UL << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  3237. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  3238. #define I2C_ISR_PECERR_Pos (11U)
  3239. #define I2C_ISR_PECERR_Msk (0x1UL << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  3240. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  3241. #define I2C_ISR_TIMEOUT_Pos (12U)
  3242. #define I2C_ISR_TIMEOUT_Msk (0x1UL << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  3243. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  3244. #define I2C_ISR_ALERT_Pos (13U)
  3245. #define I2C_ISR_ALERT_Msk (0x1UL << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  3246. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  3247. #define I2C_ISR_BUSY_Pos (15U)
  3248. #define I2C_ISR_BUSY_Msk (0x1UL << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  3249. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  3250. #define I2C_ISR_DIR_Pos (16U)
  3251. #define I2C_ISR_DIR_Msk (0x1UL << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  3252. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  3253. #define I2C_ISR_ADDCODE_Pos (17U)
  3254. #define I2C_ISR_ADDCODE_Msk (0x7FUL << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  3255. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  3256. /****************** Bit definition for I2C_ICR register *********************/
  3257. #define I2C_ICR_ADDRCF_Pos (3U)
  3258. #define I2C_ICR_ADDRCF_Msk (0x1UL << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  3259. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  3260. #define I2C_ICR_NACKCF_Pos (4U)
  3261. #define I2C_ICR_NACKCF_Msk (0x1UL << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  3262. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  3263. #define I2C_ICR_STOPCF_Pos (5U)
  3264. #define I2C_ICR_STOPCF_Msk (0x1UL << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  3265. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  3266. #define I2C_ICR_BERRCF_Pos (8U)
  3267. #define I2C_ICR_BERRCF_Msk (0x1UL << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  3268. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  3269. #define I2C_ICR_ARLOCF_Pos (9U)
  3270. #define I2C_ICR_ARLOCF_Msk (0x1UL << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  3271. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  3272. #define I2C_ICR_OVRCF_Pos (10U)
  3273. #define I2C_ICR_OVRCF_Msk (0x1UL << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  3274. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  3275. #define I2C_ICR_PECCF_Pos (11U)
  3276. #define I2C_ICR_PECCF_Msk (0x1UL << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  3277. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  3278. #define I2C_ICR_TIMOUTCF_Pos (12U)
  3279. #define I2C_ICR_TIMOUTCF_Msk (0x1UL << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  3280. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  3281. #define I2C_ICR_ALERTCF_Pos (13U)
  3282. #define I2C_ICR_ALERTCF_Msk (0x1UL << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  3283. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  3284. /****************** Bit definition for I2C_PECR register *********************/
  3285. #define I2C_PECR_PEC_Pos (0U)
  3286. #define I2C_PECR_PEC_Msk (0xFFUL << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  3287. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  3288. /****************** Bit definition for I2C_RXDR register *********************/
  3289. #define I2C_RXDR_RXDATA_Pos (0U)
  3290. #define I2C_RXDR_RXDATA_Msk (0xFFUL << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  3291. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  3292. /****************** Bit definition for I2C_TXDR register *********************/
  3293. #define I2C_TXDR_TXDATA_Pos (0U)
  3294. #define I2C_TXDR_TXDATA_Msk (0xFFUL << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  3295. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  3296. /******************************************************************************/
  3297. /* */
  3298. /* Independent WATCHDOG (IWDG) */
  3299. /* */
  3300. /******************************************************************************/
  3301. /******************* Bit definition for IWDG_KR register ********************/
  3302. #define IWDG_KR_KEY_Pos (0U)
  3303. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3304. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  3305. /******************* Bit definition for IWDG_PR register ********************/
  3306. #define IWDG_PR_PR_Pos (0U)
  3307. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3308. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  3309. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  3310. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  3311. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  3312. /******************* Bit definition for IWDG_RLR register *******************/
  3313. #define IWDG_RLR_RL_Pos (0U)
  3314. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3315. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  3316. /******************* Bit definition for IWDG_SR register ********************/
  3317. #define IWDG_SR_PVU_Pos (0U)
  3318. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3319. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  3320. #define IWDG_SR_RVU_Pos (1U)
  3321. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3322. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  3323. #define IWDG_SR_WVU_Pos (2U)
  3324. #define IWDG_SR_WVU_Msk (0x1UL << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  3325. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  3326. /******************* Bit definition for IWDG_KR register ********************/
  3327. #define IWDG_WINR_WIN_Pos (0U)
  3328. #define IWDG_WINR_WIN_Msk (0xFFFUL << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  3329. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  3330. /******************************************************************************/
  3331. /* */
  3332. /* Power Control */
  3333. /* */
  3334. /******************************************************************************/
  3335. /* Note: No specific macro feature on this device */
  3336. /******************** Bit definition for PWR_CR1 register ********************/
  3337. #define PWR_CR1_LPMS_Pos (0U)
  3338. #define PWR_CR1_LPMS_Msk (0x7UL << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
  3339. #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low Power Mode Selection */
  3340. #define PWR_CR1_LPMS_0 (0x1UL << PWR_CR1_LPMS_Pos) /*!< 0x00000001 */
  3341. #define PWR_CR1_LPMS_1 (0x2UL << PWR_CR1_LPMS_Pos) /*!< 0x00000002 */
  3342. #define PWR_CR1_FPD_STOP_Pos (3U)
  3343. #define PWR_CR1_FPD_STOP_Msk (0x1UL << PWR_CR1_FPD_STOP_Pos) /*!< 0x00000008 */
  3344. #define PWR_CR1_FPD_STOP PWR_CR1_FPD_STOP_Msk /*!< Flash power down mode during stop */
  3345. #define PWR_CR1_FPD_LPRUN_Pos (4U)
  3346. #define PWR_CR1_FPD_LPRUN_Msk (0x1UL << PWR_CR1_FPD_LPRUN_Pos) /*!< 0x00000010 */
  3347. #define PWR_CR1_FPD_LPRUN PWR_CR1_FPD_LPRUN_Msk /*!< Flash power down mode during run */
  3348. #define PWR_CR1_FPD_LPSLP_Pos (5U)
  3349. #define PWR_CR1_FPD_LPSLP_Msk (0x1UL << PWR_CR1_FPD_LPSLP_Pos) /*!< 0x00000020 */
  3350. #define PWR_CR1_FPD_LPSLP PWR_CR1_FPD_LPSLP_Msk /*!< Flash power down mode during sleep */
  3351. #define PWR_CR1_DBP_Pos (8U)
  3352. #define PWR_CR1_DBP_Msk (0x1UL << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  3353. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */
  3354. #define PWR_CR1_VOS_Pos (9U)
  3355. #define PWR_CR1_VOS_Msk (0x3UL << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
  3356. #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< Voltage scaling */
  3357. #define PWR_CR1_VOS_0 (0x1UL << PWR_CR1_VOS_Pos) /*!< Voltage scaling bit 0 */
  3358. #define PWR_CR1_VOS_1 (0x2UL << PWR_CR1_VOS_Pos) /*!< Voltage scaling bit 1 */
  3359. #define PWR_CR1_LPR_Pos (14U)
  3360. #define PWR_CR1_LPR_Msk (0x1UL << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
  3361. #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator Low-Power Run mode */
  3362. /******************** Bit definition for PWR_CR3 register ********************/
  3363. #define PWR_CR3_EWUP_Pos (0U)
  3364. #define PWR_CR3_EWUP_Msk (0x2BUL << PWR_CR3_EWUP_Pos) /*!< 0x0000002B */
  3365. #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable all Wake-Up Pins */
  3366. #define PWR_CR3_EWUP1_Pos (0U)
  3367. #define PWR_CR3_EWUP1_Msk (0x1UL << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
  3368. #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable WKUP pin 1 */
  3369. #define PWR_CR3_EWUP2_Pos (1U)
  3370. #define PWR_CR3_EWUP2_Msk (0x1UL << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
  3371. #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable WKUP pin 2 */
  3372. #define PWR_CR3_EWUP4_Pos (3U)
  3373. #define PWR_CR3_EWUP4_Msk (0x1UL << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
  3374. #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable WKUP pin 4 */
  3375. #define PWR_CR3_EWUP6_Pos (5U)
  3376. #define PWR_CR3_EWUP6_Msk (0x1UL << PWR_CR3_EWUP6_Pos) /*!< 0x00000020 */
  3377. #define PWR_CR3_EWUP6 PWR_CR3_EWUP6_Msk /*!< Enable WKUP pin 6 */
  3378. #define PWR_CR3_APC_Pos (10U)
  3379. #define PWR_CR3_APC_Msk (0x1UL << PWR_CR3_APC_Pos) /*!< 0x00000400 */
  3380. #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */
  3381. #define PWR_CR3_EIWUL_Pos (15U)
  3382. #define PWR_CR3_EIWUL_Msk (0x1UL << PWR_CR3_EIWUL_Pos) /*!< 0x00008000 */
  3383. #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Enable Internal Wake-up line */
  3384. /******************** Bit definition for PWR_CR4 register ********************/
  3385. #define PWR_CR4_WP_Pos (0U)
  3386. #define PWR_CR4_WP_Msk (0x2BUL << PWR_CR4_WP_Pos) /*!< 0x0000002B */
  3387. #define PWR_CR4_WP PWR_CR4_WP_Msk /*!< all Wake-Up Pin polarity */
  3388. #define PWR_CR4_WP1_Pos (0U)
  3389. #define PWR_CR4_WP1_Msk (0x1UL << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
  3390. #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */
  3391. #define PWR_CR4_WP2_Pos (1U)
  3392. #define PWR_CR4_WP2_Msk (0x1UL << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
  3393. #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */
  3394. #define PWR_CR4_WP4_Pos (3U)
  3395. #define PWR_CR4_WP4_Msk (0x1UL << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
  3396. #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */
  3397. #define PWR_CR4_WP6_Pos (5U)
  3398. #define PWR_CR4_WP6_Msk (0x1UL << PWR_CR4_WP6_Pos) /*!< 0x00000020 */
  3399. #define PWR_CR4_WP6 PWR_CR4_WP6_Msk /*!< Wake-Up Pin 6 polarity */
  3400. #define PWR_CR4_VBE_Pos (8U)
  3401. #define PWR_CR4_VBE_Msk (0x1UL << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
  3402. #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */
  3403. #define PWR_CR4_VBRS_Pos (9U)
  3404. #define PWR_CR4_VBRS_Msk (0x1UL << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
  3405. #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */
  3406. /******************** Bit definition for PWR_SR1 register ********************/
  3407. #define PWR_SR1_WUF_Pos (0U)
  3408. #define PWR_SR1_WUF_Msk (0x2BUL << PWR_SR1_WUF_Pos) /*!< 0x0000002B */
  3409. #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wakeup Flags */
  3410. #define PWR_SR1_WUF1_Pos (0U)
  3411. #define PWR_SR1_WUF1_Msk (0x1UL << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
  3412. #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wakeup Flag 1 */
  3413. #define PWR_SR1_WUF2_Pos (1U)
  3414. #define PWR_SR1_WUF2_Msk (0x1UL << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
  3415. #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wakeup Flag 2 */
  3416. #define PWR_SR1_WUF4_Pos (3U)
  3417. #define PWR_SR1_WUF4_Msk (0x1UL << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
  3418. #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wakeup Flag 4 */
  3419. #define PWR_SR1_WUF6_Pos (5U)
  3420. #define PWR_SR1_WUF6_Msk (0x1UL << PWR_SR1_WUF6_Pos) /*!< 0x00000020 */
  3421. #define PWR_SR1_WUF6 PWR_SR1_WUF6_Msk /*!< Wakeup Flag 6 */
  3422. #define PWR_SR1_SBF_Pos (8U)
  3423. #define PWR_SR1_SBF_Msk (0x1UL << PWR_SR1_SBF_Pos) /*!< 0x00000100 */
  3424. #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Standby Flag */
  3425. #define PWR_SR1_WUFI_Pos (15U)
  3426. #define PWR_SR1_WUFI_Msk (0x1UL << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
  3427. #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wakeup Flag Internal */
  3428. /******************** Bit definition for PWR_SR2 register ********************/
  3429. #define PWR_SR2_FLASH_RDY_Pos (7U)
  3430. #define PWR_SR2_FLASH_RDY_Msk (0x1UL << PWR_SR2_FLASH_RDY_Pos) /*!< 0x00000080 */
  3431. #define PWR_SR2_FLASH_RDY PWR_SR2_FLASH_RDY_Msk /*!< Flash Ready */
  3432. #define PWR_SR2_REGLPS_Pos (8U)
  3433. #define PWR_SR2_REGLPS_Msk (0x1UL << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
  3434. #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Regulator Low Power started */
  3435. #define PWR_SR2_REGLPF_Pos (9U)
  3436. #define PWR_SR2_REGLPF_Msk (0x1UL << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
  3437. #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Regulator Low Power flag */
  3438. #define PWR_SR2_VOSF_Pos (10U)
  3439. #define PWR_SR2_VOSF_Msk (0x1UL << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
  3440. #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */
  3441. /******************** Bit definition for PWR_SCR register ********************/
  3442. #define PWR_SCR_CWUF_Pos (0U)
  3443. #define PWR_SCR_CWUF_Msk (0x2BUL << PWR_SCR_CWUF_Pos) /*!< 0x0000002B */
  3444. #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */
  3445. #define PWR_SCR_CWUF1_Pos (0U)
  3446. #define PWR_SCR_CWUF1_Msk (0x1UL << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
  3447. #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */
  3448. #define PWR_SCR_CWUF2_Pos (1U)
  3449. #define PWR_SCR_CWUF2_Msk (0x1UL << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
  3450. #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */
  3451. #define PWR_SCR_CWUF4_Pos (3U)
  3452. #define PWR_SCR_CWUF4_Msk (0x1UL << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
  3453. #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */
  3454. #define PWR_SCR_CWUF6_Pos (5U)
  3455. #define PWR_SCR_CWUF6_Msk (0x1UL << PWR_SCR_CWUF6_Pos) /*!< 0x00000020 */
  3456. #define PWR_SCR_CWUF6 PWR_SCR_CWUF6_Msk /*!< Clear Wake-up Flag 6 */
  3457. #define PWR_SCR_CSBF_Pos (8U)
  3458. #define PWR_SCR_CSBF_Msk (0x1UL << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */
  3459. #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Standby Flag */
  3460. /******************** Bit definition for PWR_PUCRA register *****************/
  3461. #define PWR_PUCRA_PU0_Pos (0U)
  3462. #define PWR_PUCRA_PU0_Msk (0x1UL << PWR_PUCRA_PU0_Pos) /*!< 0x00000001 */
  3463. #define PWR_PUCRA_PU0 PWR_PUCRA_PU0_Msk /*!< Pin PA0 Pull-Up set */
  3464. #define PWR_PUCRA_PU1_Pos (1U)
  3465. #define PWR_PUCRA_PU1_Msk (0x1UL << PWR_PUCRA_PU1_Pos) /*!< 0x00000002 */
  3466. #define PWR_PUCRA_PU1 PWR_PUCRA_PU1_Msk /*!< Pin PA1 Pull-Up set */
  3467. #define PWR_PUCRA_PU2_Pos (2U)
  3468. #define PWR_PUCRA_PU2_Msk (0x1UL << PWR_PUCRA_PU2_Pos) /*!< 0x00000004 */
  3469. #define PWR_PUCRA_PU2 PWR_PUCRA_PU2_Msk /*!< Pin PA2 Pull-Up set */
  3470. #define PWR_PUCRA_PU3_Pos (3U)
  3471. #define PWR_PUCRA_PU3_Msk (0x1UL << PWR_PUCRA_PU3_Pos) /*!< 0x00000008 */
  3472. #define PWR_PUCRA_PU3 PWR_PUCRA_PU3_Msk /*!< Pin PA3 Pull-Up set */
  3473. #define PWR_PUCRA_PU4_Pos (4U)
  3474. #define PWR_PUCRA_PU4_Msk (0x1UL << PWR_PUCRA_PU4_Pos) /*!< 0x00000010 */
  3475. #define PWR_PUCRA_PU4 PWR_PUCRA_PU4_Msk /*!< Pin PA4 Pull-Up set */
  3476. #define PWR_PUCRA_PU5_Pos (5U)
  3477. #define PWR_PUCRA_PU5_Msk (0x1UL << PWR_PUCRA_PU5_Pos) /*!< 0x00000020 */
  3478. #define PWR_PUCRA_PU5 PWR_PUCRA_PU5_Msk /*!< Pin PA5 Pull-Up set */
  3479. #define PWR_PUCRA_PU6_Pos (6U)
  3480. #define PWR_PUCRA_PU6_Msk (0x1UL << PWR_PUCRA_PU6_Pos) /*!< 0x00000040 */
  3481. #define PWR_PUCRA_PU6 PWR_PUCRA_PU6_Msk /*!< Pin PA6 Pull-Up set */
  3482. #define PWR_PUCRA_PU7_Pos (7U)
  3483. #define PWR_PUCRA_PU7_Msk (0x1UL << PWR_PUCRA_PU7_Pos) /*!< 0x00000080 */
  3484. #define PWR_PUCRA_PU7 PWR_PUCRA_PU7_Msk /*!< Pin PA7 Pull-Up set */
  3485. #define PWR_PUCRA_PU8_Pos (8U)
  3486. #define PWR_PUCRA_PU8_Msk (0x1UL << PWR_PUCRA_PU8_Pos) /*!< 0x00000100 */
  3487. #define PWR_PUCRA_PU8 PWR_PUCRA_PU8_Msk /*!< Pin PA8 Pull-Up set */
  3488. #define PWR_PUCRA_PU9_Pos (9U)
  3489. #define PWR_PUCRA_PU9_Msk (0x1UL << PWR_PUCRA_PU9_Pos) /*!< 0x00000200 */
  3490. #define PWR_PUCRA_PU9 PWR_PUCRA_PU9_Msk /*!< Pin PA9 Pull-Up set */
  3491. #define PWR_PUCRA_PU10_Pos (10U)
  3492. #define PWR_PUCRA_PU10_Msk (0x1UL << PWR_PUCRA_PU10_Pos) /*!< 0x00000400 */
  3493. #define PWR_PUCRA_PU10 PWR_PUCRA_PU10_Msk /*!< Pin PA10 Pull-Up set */
  3494. #define PWR_PUCRA_PU11_Pos (11U)
  3495. #define PWR_PUCRA_PU11_Msk (0x1UL << PWR_PUCRA_PU11_Pos) /*!< 0x00000800 */
  3496. #define PWR_PUCRA_PU11 PWR_PUCRA_PU11_Msk /*!< Pin PA11 Pull-Up set */
  3497. #define PWR_PUCRA_PU12_Pos (12U)
  3498. #define PWR_PUCRA_PU12_Msk (0x1UL << PWR_PUCRA_PU12_Pos) /*!< 0x00001000 */
  3499. #define PWR_PUCRA_PU12 PWR_PUCRA_PU12_Msk /*!< Pin PA12 Pull-Up set */
  3500. #define PWR_PUCRA_PU13_Pos (13U)
  3501. #define PWR_PUCRA_PU13_Msk (0x1UL << PWR_PUCRA_PU13_Pos) /*!< 0x00002000 */
  3502. #define PWR_PUCRA_PU13 PWR_PUCRA_PU13_Msk /*!< Pin PA13 Pull-Up set */
  3503. #define PWR_PUCRA_PU14_Pos (14U)
  3504. #define PWR_PUCRA_PU14_Msk (0x1UL << PWR_PUCRA_PU14_Pos) /*!< 0x00004000 */
  3505. #define PWR_PUCRA_PU14 PWR_PUCRA_PU14_Msk /*!< Pin PA14 Pull-Up set */
  3506. #define PWR_PUCRA_PU15_Pos (15U)
  3507. #define PWR_PUCRA_PU15_Msk (0x1UL << PWR_PUCRA_PU15_Pos) /*!< 0x00008000 */
  3508. #define PWR_PUCRA_PU15 PWR_PUCRA_PU15_Msk /*!< Pin PA15 Pull-Up set */
  3509. /******************** Bit definition for PWR_PDCRA register *****************/
  3510. #define PWR_PDCRA_PD0_Pos (0U)
  3511. #define PWR_PDCRA_PD0_Msk (0x1UL << PWR_PDCRA_PD0_Pos) /*!< 0x00000001 */
  3512. #define PWR_PDCRA_PD0 PWR_PDCRA_PD0_Msk /*!< Pin PA0 Pull-Down set */
  3513. #define PWR_PDCRA_PD1_Pos (1U)
  3514. #define PWR_PDCRA_PD1_Msk (0x1UL << PWR_PDCRA_PD1_Pos) /*!< 0x00000002 */
  3515. #define PWR_PDCRA_PD1 PWR_PDCRA_PD1_Msk /*!< Pin PA1 Pull-Down set */
  3516. #define PWR_PDCRA_PD2_Pos (2U)
  3517. #define PWR_PDCRA_PD2_Msk (0x1UL << PWR_PDCRA_PD2_Pos) /*!< 0x00000004 */
  3518. #define PWR_PDCRA_PD2 PWR_PDCRA_PD2_Msk /*!< Pin PA2 Pull-Down set */
  3519. #define PWR_PDCRA_PD3_Pos (3U)
  3520. #define PWR_PDCRA_PD3_Msk (0x1UL << PWR_PDCRA_PD3_Pos) /*!< 0x00000008 */
  3521. #define PWR_PDCRA_PD3 PWR_PDCRA_PD3_Msk /*!< Pin PA3 Pull-Down set */
  3522. #define PWR_PDCRA_PD4_Pos (4U)
  3523. #define PWR_PDCRA_PD4_Msk (0x1UL << PWR_PDCRA_PD4_Pos) /*!< 0x00000010 */
  3524. #define PWR_PDCRA_PD4 PWR_PDCRA_PD4_Msk /*!< Pin PA4 Pull-Down set */
  3525. #define PWR_PDCRA_PD5_Pos (5U)
  3526. #define PWR_PDCRA_PD5_Msk (0x1UL << PWR_PDCRA_PD5_Pos) /*!< 0x00000020 */
  3527. #define PWR_PDCRA_PD5 PWR_PDCRA_PD5_Msk /*!< Pin PA5 Pull-Down set */
  3528. #define PWR_PDCRA_PD6_Pos (6U)
  3529. #define PWR_PDCRA_PD6_Msk (0x1UL << PWR_PDCRA_PD6_Pos) /*!< 0x00000040 */
  3530. #define PWR_PDCRA_PD6 PWR_PDCRA_PD6_Msk /*!< Pin PA6 Pull-Down set */
  3531. #define PWR_PDCRA_PD7_Pos (7U)
  3532. #define PWR_PDCRA_PD7_Msk (0x1UL << PWR_PDCRA_PD7_Pos) /*!< 0x00000080 */
  3533. #define PWR_PDCRA_PD7 PWR_PDCRA_PD7_Msk /*!< Pin PA7 Pull-Down set */
  3534. #define PWR_PDCRA_PD8_Pos (8U)
  3535. #define PWR_PDCRA_PD8_Msk (0x1UL << PWR_PDCRA_PD8_Pos) /*!< 0x00000100 */
  3536. #define PWR_PDCRA_PD8 PWR_PDCRA_PD8_Msk /*!< Pin PA8 Pull-Down set */
  3537. #define PWR_PDCRA_PD9_Pos (9U)
  3538. #define PWR_PDCRA_PD9_Msk (0x1UL << PWR_PDCRA_PD9_Pos) /*!< 0x00000200 */
  3539. #define PWR_PDCRA_PD9 PWR_PDCRA_PD9_Msk /*!< Pin PA9 Pull-Down set */
  3540. #define PWR_PDCRA_PD10_Pos (10U)
  3541. #define PWR_PDCRA_PD10_Msk (0x1UL << PWR_PDCRA_PD10_Pos) /*!< 0x00000400 */
  3542. #define PWR_PDCRA_PD10 PWR_PDCRA_PD10_Msk /*!< Pin PA10 Pull-Down set */
  3543. #define PWR_PDCRA_PD11_Pos (11U)
  3544. #define PWR_PDCRA_PD11_Msk (0x1UL << PWR_PDCRA_PD11_Pos) /*!< 0x00000800 */
  3545. #define PWR_PDCRA_PD11 PWR_PDCRA_PD11_Msk /*!< Pin PA11 Pull-Down set */
  3546. #define PWR_PDCRA_PD12_Pos (12U)
  3547. #define PWR_PDCRA_PD12_Msk (0x1UL << PWR_PDCRA_PD12_Pos) /*!< 0x00001000 */
  3548. #define PWR_PDCRA_PD12 PWR_PDCRA_PD12_Msk /*!< Pin PA12 Pull-Down set */
  3549. #define PWR_PDCRA_PD13_Pos (13U)
  3550. #define PWR_PDCRA_PD13_Msk (0x1UL << PWR_PDCRA_PD13_Pos) /*!< 0x00002000 */
  3551. #define PWR_PDCRA_PD13 PWR_PDCRA_PD13_Msk /*!< Pin PA13 Pull-Down set */
  3552. #define PWR_PDCRA_PD14_Pos (14U)
  3553. #define PWR_PDCRA_PD14_Msk (0x1UL << PWR_PDCRA_PD14_Pos) /*!< 0x00004000 */
  3554. #define PWR_PDCRA_PD14 PWR_PDCRA_PD14_Msk /*!< Pin PA14 Pull-Down set */
  3555. #define PWR_PDCRA_PD15_Pos (15U)
  3556. #define PWR_PDCRA_PD15_Msk (0x1UL << PWR_PDCRA_PD15_Pos) /*!< 0x00008000 */
  3557. #define PWR_PDCRA_PD15 PWR_PDCRA_PD15_Msk /*!< Pin PA15 Pull-Down set */
  3558. /******************** Bit definition for PWR_PUCRB register *****************/
  3559. #define PWR_PUCRB_PU0_Pos (0U)
  3560. #define PWR_PUCRB_PU0_Msk (0x1UL << PWR_PUCRB_PU0_Pos) /*!< 0x00000001 */
  3561. #define PWR_PUCRB_PU0 PWR_PUCRB_PU0_Msk /*!< Pin PB0 Pull-Up set */
  3562. #define PWR_PUCRB_PU1_Pos (1U)
  3563. #define PWR_PUCRB_PU1_Msk (0x1UL << PWR_PUCRB_PU1_Pos) /*!< 0x00000002 */
  3564. #define PWR_PUCRB_PU1 PWR_PUCRB_PU1_Msk /*!< Pin PB1 Pull-Up set */
  3565. #define PWR_PUCRB_PU2_Pos (2U)
  3566. #define PWR_PUCRB_PU2_Msk (0x1UL << PWR_PUCRB_PU2_Pos) /*!< 0x00000004 */
  3567. #define PWR_PUCRB_PU2 PWR_PUCRB_PU2_Msk /*!< Pin PB2 Pull-Up set */
  3568. #define PWR_PUCRB_PU3_Pos (3U)
  3569. #define PWR_PUCRB_PU3_Msk (0x1UL << PWR_PUCRB_PU3_Pos) /*!< 0x00000008 */
  3570. #define PWR_PUCRB_PU3 PWR_PUCRB_PU3_Msk /*!< Pin PB3 Pull-Up set */
  3571. #define PWR_PUCRB_PU4_Pos (4U)
  3572. #define PWR_PUCRB_PU4_Msk (0x1UL << PWR_PUCRB_PU4_Pos) /*!< 0x00000010 */
  3573. #define PWR_PUCRB_PU4 PWR_PUCRB_PU4_Msk /*!< Pin PB4 Pull-Up set */
  3574. #define PWR_PUCRB_PU5_Pos (5U)
  3575. #define PWR_PUCRB_PU5_Msk (0x1UL << PWR_PUCRB_PU5_Pos) /*!< 0x00000020 */
  3576. #define PWR_PUCRB_PU5 PWR_PUCRB_PU5_Msk /*!< Pin PB5 Pull-Up set */
  3577. #define PWR_PUCRB_PU6_Pos (6U)
  3578. #define PWR_PUCRB_PU6_Msk (0x1UL << PWR_PUCRB_PU6_Pos) /*!< 0x00000040 */
  3579. #define PWR_PUCRB_PU6 PWR_PUCRB_PU6_Msk /*!< Pin PB6 Pull-Up set */
  3580. #define PWR_PUCRB_PU7_Pos (7U)
  3581. #define PWR_PUCRB_PU7_Msk (0x1UL << PWR_PUCRB_PU7_Pos) /*!< 0x00000080 */
  3582. #define PWR_PUCRB_PU7 PWR_PUCRB_PU7_Msk /*!< Pin PB7 Pull-Up set */
  3583. #define PWR_PUCRB_PU8_Pos (8U)
  3584. #define PWR_PUCRB_PU8_Msk (0x1UL << PWR_PUCRB_PU8_Pos) /*!< 0x00000100 */
  3585. #define PWR_PUCRB_PU8 PWR_PUCRB_PU8_Msk /*!< Pin PB8 Pull-Up set */
  3586. #define PWR_PUCRB_PU9_Pos (9U)
  3587. #define PWR_PUCRB_PU9_Msk (0x1UL << PWR_PUCRB_PU9_Pos) /*!< 0x00000200 */
  3588. #define PWR_PUCRB_PU9 PWR_PUCRB_PU9_Msk /*!< Pin PB9 Pull-Up set */
  3589. #define PWR_PUCRB_PU10_Pos (10U)
  3590. #define PWR_PUCRB_PU10_Msk (0x1UL << PWR_PUCRB_PU10_Pos) /*!< 0x00000400 */
  3591. #define PWR_PUCRB_PU10 PWR_PUCRB_PU10_Msk /*!< Pin PB10 Pull-Up set */
  3592. #define PWR_PUCRB_PU11_Pos (11U)
  3593. #define PWR_PUCRB_PU11_Msk (0x1UL << PWR_PUCRB_PU11_Pos) /*!< 0x00000800 */
  3594. #define PWR_PUCRB_PU11 PWR_PUCRB_PU11_Msk /*!< Pin PB11 Pull-Up set */
  3595. #define PWR_PUCRB_PU12_Pos (12U)
  3596. #define PWR_PUCRB_PU12_Msk (0x1UL << PWR_PUCRB_PU12_Pos) /*!< 0x00001000 */
  3597. #define PWR_PUCRB_PU12 PWR_PUCRB_PU12_Msk /*!< Pin PB12 Pull-Up set */
  3598. #define PWR_PUCRB_PU13_Pos (13U)
  3599. #define PWR_PUCRB_PU13_Msk (0x1UL << PWR_PUCRB_PU13_Pos) /*!< 0x00002000 */
  3600. #define PWR_PUCRB_PU13 PWR_PUCRB_PU13_Msk /*!< Pin PB13 Pull-Up set */
  3601. #define PWR_PUCRB_PU14_Pos (14U)
  3602. #define PWR_PUCRB_PU14_Msk (0x1UL << PWR_PUCRB_PU14_Pos) /*!< 0x00004000 */
  3603. #define PWR_PUCRB_PU14 PWR_PUCRB_PU14_Msk /*!< Pin PB14 Pull-Up set */
  3604. #define PWR_PUCRB_PU15_Pos (15U)
  3605. #define PWR_PUCRB_PU15_Msk (0x1UL << PWR_PUCRB_PU15_Pos) /*!< 0x00008000 */
  3606. #define PWR_PUCRB_PU15 PWR_PUCRB_PU15_Msk /*!< Pin PB15 Pull-Up set */
  3607. /******************** Bit definition for PWR_PDCRB register *****************/
  3608. #define PWR_PDCRB_PD0_Pos (0U)
  3609. #define PWR_PDCRB_PD0_Msk (0x1UL << PWR_PDCRB_PD0_Pos) /*!< 0x00000001 */
  3610. #define PWR_PDCRB_PD0 PWR_PDCRB_PD0_Msk /*!< Pin PB0 Pull-Down set */
  3611. #define PWR_PDCRB_PD1_Pos (1U)
  3612. #define PWR_PDCRB_PD1_Msk (0x1UL << PWR_PDCRB_PD1_Pos) /*!< 0x00000002 */
  3613. #define PWR_PDCRB_PD1 PWR_PDCRB_PD1_Msk /*!< Pin PB1 Pull-Down set */
  3614. #define PWR_PDCRB_PD2_Pos (2U)
  3615. #define PWR_PDCRB_PD2_Msk (0x1UL << PWR_PDCRB_PD2_Pos) /*!< 0x00000004 */
  3616. #define PWR_PDCRB_PD2 PWR_PDCRB_PD2_Msk /*!< Pin PB2 Pull-Down set */
  3617. #define PWR_PDCRB_PD3_Pos (3U)
  3618. #define PWR_PDCRB_PD3_Msk (0x1UL << PWR_PDCRB_PD3_Pos) /*!< 0x00000008 */
  3619. #define PWR_PDCRB_PD3 PWR_PDCRB_PD3_Msk /*!< Pin PB3 Pull-Down set */
  3620. #define PWR_PDCRB_PD4_Pos (4U)
  3621. #define PWR_PDCRB_PD4_Msk (0x1UL << PWR_PDCRB_PD4_Pos) /*!< 0x00000010 */
  3622. #define PWR_PDCRB_PD4 PWR_PDCRB_PD4_Msk /*!< Pin PB4 Pull-Down set */
  3623. #define PWR_PDCRB_PD5_Pos (5U)
  3624. #define PWR_PDCRB_PD5_Msk (0x1UL << PWR_PDCRB_PD5_Pos) /*!< 0x00000020 */
  3625. #define PWR_PDCRB_PD5 PWR_PDCRB_PD5_Msk /*!< Pin PB5 Pull-Down set */
  3626. #define PWR_PDCRB_PD6_Pos (6U)
  3627. #define PWR_PDCRB_PD6_Msk (0x1UL << PWR_PDCRB_PD6_Pos) /*!< 0x00000040 */
  3628. #define PWR_PDCRB_PD6 PWR_PDCRB_PD6_Msk /*!< Pin PB6 Pull-Down set */
  3629. #define PWR_PDCRB_PD7_Pos (7U)
  3630. #define PWR_PDCRB_PD7_Msk (0x1UL << PWR_PDCRB_PD7_Pos) /*!< 0x00000080 */
  3631. #define PWR_PDCRB_PD7 PWR_PDCRB_PD7_Msk /*!< Pin PB7 Pull-Down set */
  3632. #define PWR_PDCRB_PD8_Pos (8U)
  3633. #define PWR_PDCRB_PD8_Msk (0x1UL << PWR_PDCRB_PD8_Pos) /*!< 0x00000100 */
  3634. #define PWR_PDCRB_PD8 PWR_PDCRB_PD8_Msk /*!< Pin PB8 Pull-Down set */
  3635. #define PWR_PDCRB_PD9_Pos (9U)
  3636. #define PWR_PDCRB_PD9_Msk (0x1UL << PWR_PDCRB_PD9_Pos) /*!< 0x00000200 */
  3637. #define PWR_PDCRB_PD9 PWR_PDCRB_PD9_Msk /*!< Pin PB9 Pull-Down set */
  3638. #define PWR_PDCRB_PD10_Pos (10U)
  3639. #define PWR_PDCRB_PD10_Msk (0x1UL << PWR_PDCRB_PD10_Pos) /*!< 0x00000400 */
  3640. #define PWR_PDCRB_PD10 PWR_PDCRB_PD10_Msk /*!< Pin PB10 Pull-Down set */
  3641. #define PWR_PDCRB_PD11_Pos (11U)
  3642. #define PWR_PDCRB_PD11_Msk (0x1UL << PWR_PDCRB_PD11_Pos) /*!< 0x00000800 */
  3643. #define PWR_PDCRB_PD11 PWR_PDCRB_PD11_Msk /*!< Pin PB11 Pull-Down set */
  3644. #define PWR_PDCRB_PD12_Pos (12U)
  3645. #define PWR_PDCRB_PD12_Msk (0x1UL << PWR_PDCRB_PD12_Pos) /*!< 0x00001000 */
  3646. #define PWR_PDCRB_PD12 PWR_PDCRB_PD12_Msk /*!< Pin PB12 Pull-Down set */
  3647. #define PWR_PDCRB_PD13_Pos (13U)
  3648. #define PWR_PDCRB_PD13_Msk (0x1UL << PWR_PDCRB_PD13_Pos) /*!< 0x00002000 */
  3649. #define PWR_PDCRB_PD13 PWR_PDCRB_PD13_Msk /*!< Pin PB13 Pull-Down set */
  3650. #define PWR_PDCRB_PD14_Pos (14U)
  3651. #define PWR_PDCRB_PD14_Msk (0x1UL << PWR_PDCRB_PD14_Pos) /*!< 0x00004000 */
  3652. #define PWR_PDCRB_PD14 PWR_PDCRB_PD14_Msk /*!< Pin PB14 Pull-Down set */
  3653. #define PWR_PDCRB_PD15_Pos (15U)
  3654. #define PWR_PDCRB_PD15_Msk (0x1UL << PWR_PDCRB_PD15_Pos) /*!< 0x00008000 */
  3655. #define PWR_PDCRB_PD15 PWR_PDCRB_PD15_Msk /*!< Pin PB15 Pull-Down set */
  3656. /******************** Bit definition for PWR_PUCRC register *****************/
  3657. #define PWR_PUCRC_PU6_Pos (6U)
  3658. #define PWR_PUCRC_PU6_Msk (0x1UL << PWR_PUCRC_PU6_Pos) /*!< 0x00000040 */
  3659. #define PWR_PUCRC_PU6 PWR_PUCRC_PU6_Msk /*!< Pin PC6 Pull-Up set */
  3660. #define PWR_PUCRC_PU7_Pos (7U)
  3661. #define PWR_PUCRC_PU7_Msk (0x1UL << PWR_PUCRC_PU7_Pos) /*!< 0x00000080 */
  3662. #define PWR_PUCRC_PU7 PWR_PUCRC_PU7_Msk /*!< Pin PC7 Pull-Up set */
  3663. #define PWR_PUCRC_PU13_Pos (13U)
  3664. #define PWR_PUCRC_PU13_Msk (0x1UL << PWR_PUCRC_PU13_Pos) /*!< 0x00002000 */
  3665. #define PWR_PUCRC_PU13 PWR_PUCRC_PU13_Msk /*!< Pin PC13 Pull-Up set */
  3666. #define PWR_PUCRC_PU14_Pos (14U)
  3667. #define PWR_PUCRC_PU14_Msk (0x1UL << PWR_PUCRC_PU14_Pos) /*!< 0x00004000 */
  3668. #define PWR_PUCRC_PU14 PWR_PUCRC_PU14_Msk /*!< Pin PC14 Pull-Up set */
  3669. #define PWR_PUCRC_PU15_Pos (15U)
  3670. #define PWR_PUCRC_PU15_Msk (0x1UL << PWR_PUCRC_PU15_Pos) /*!< 0x00008000 */
  3671. #define PWR_PUCRC_PU15 PWR_PUCRC_PU15_Msk /*!< Pin PC15 Pull-Up set */
  3672. /******************** Bit definition for PWR_PDCRC register *****************/
  3673. #define PWR_PDCRC_PD6_Pos (6U)
  3674. #define PWR_PDCRC_PD6_Msk (0x1UL << PWR_PDCRC_PD6_Pos) /*!< 0x00000040 */
  3675. #define PWR_PDCRC_PD6 PWR_PDCRC_PD6_Msk /*!< Pin PC6 Pull-Down set */
  3676. #define PWR_PDCRC_PD7_Pos (7U)
  3677. #define PWR_PDCRC_PD7_Msk (0x1UL << PWR_PDCRC_PD7_Pos) /*!< 0x00000080 */
  3678. #define PWR_PDCRC_PD7 PWR_PDCRC_PD7_Msk /*!< Pin PC7 Pull-Down set */
  3679. #define PWR_PDCRC_PD13_Pos (13U)
  3680. #define PWR_PDCRC_PD13_Msk (0x1UL << PWR_PDCRC_PD13_Pos) /*!< 0x00002000 */
  3681. #define PWR_PDCRC_PD13 PWR_PDCRC_PD13_Msk /*!< Pin PC13 Pull-Down set */
  3682. #define PWR_PDCRC_PD14_Pos (14U)
  3683. #define PWR_PDCRC_PD14_Msk (0x1UL << PWR_PDCRC_PD14_Pos) /*!< 0x00004000 */
  3684. #define PWR_PDCRC_PD14 PWR_PDCRC_PD14_Msk /*!< Pin PC14 Pull-Down set */
  3685. #define PWR_PDCRC_PD15_Pos (15U)
  3686. #define PWR_PDCRC_PD15_Msk (0x1UL << PWR_PDCRC_PD15_Pos) /*!< 0x00008000 */
  3687. #define PWR_PDCRC_PD15 PWR_PDCRC_PD15_Msk /*!< Pin PC15 Pull-Down set */
  3688. /******************** Bit definition for PWR_PUCRD register *****************/
  3689. #define PWR_PUCRD_PU0_Pos (0U)
  3690. #define PWR_PUCRD_PU0_Msk (0x1UL << PWR_PUCRD_PU0_Pos) /*!< 0x00000001 */
  3691. #define PWR_PUCRD_PU0 PWR_PUCRD_PU0_Msk /*!< Pin PD0 Pull-Up set */
  3692. #define PWR_PUCRD_PU1_Pos (1U)
  3693. #define PWR_PUCRD_PU1_Msk (0x1UL << PWR_PUCRD_PU1_Pos) /*!< 0x00000002 */
  3694. #define PWR_PUCRD_PU1 PWR_PUCRD_PU1_Msk /*!< Pin PD1 Pull-Up set */
  3695. #define PWR_PUCRD_PU2_Pos (2U)
  3696. #define PWR_PUCRD_PU2_Msk (0x1UL << PWR_PUCRD_PU2_Pos) /*!< 0x00000004 */
  3697. #define PWR_PUCRD_PU2 PWR_PUCRD_PU2_Msk /*!< Pin PD2 Pull-Up set */
  3698. #define PWR_PUCRD_PU3_Pos (3U)
  3699. #define PWR_PUCRD_PU3_Msk (0x1UL << PWR_PUCRD_PU3_Pos) /*!< 0x00000008 */
  3700. #define PWR_PUCRD_PU3 PWR_PUCRD_PU3_Msk /*!< Pin PD3 Pull-Up set */
  3701. /******************** Bit definition for PWR_PDCRD register *****************/
  3702. #define PWR_PDCRD_PD0_Pos (0U)
  3703. #define PWR_PDCRD_PD0_Msk (0x1UL << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
  3704. #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Pin PD0 Pull-Down set */
  3705. #define PWR_PDCRD_PD1_Pos (1U)
  3706. #define PWR_PDCRD_PD1_Msk (0x1UL << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
  3707. #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Pin PD1 Pull-Down set */
  3708. #define PWR_PDCRD_PD2_Pos (2U)
  3709. #define PWR_PDCRD_PD2_Msk (0x1UL << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
  3710. #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Pin PD2 Pull-Down set */
  3711. #define PWR_PDCRD_PD3_Pos (3U)
  3712. #define PWR_PDCRD_PD3_Msk (0x1UL << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
  3713. #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Pin PD3 Pull-Down set */
  3714. /******************** Bit definition for PWR_PUCRF register *****************/
  3715. #define PWR_PUCRF_PU0_Pos (0U)
  3716. #define PWR_PUCRF_PU0_Msk (0x1UL << PWR_PUCRF_PU0_Pos) /*!< 0x00000001 */
  3717. #define PWR_PUCRF_PU0 PWR_PUCRF_PU0_Msk /*!< Pin PF0 Pull-Up set */
  3718. #define PWR_PUCRF_PU1_Pos (1U)
  3719. #define PWR_PUCRF_PU1_Msk (0x1UL << PWR_PUCRF_PU1_Pos) /*!< 0x00000002 */
  3720. #define PWR_PUCRF_PU1 PWR_PUCRF_PU1_Msk /*!< Pin PF1 Pull-Up set */
  3721. #define PWR_PUCRF_PU2_Pos (2U)
  3722. #define PWR_PUCRF_PU2_Msk (0x1UL << PWR_PUCRF_PU2_Pos) /*!< 0x00000004 */
  3723. #define PWR_PUCRF_PU2 PWR_PUCRF_PU2_Msk /*!< Pin PF2 Pull-Up set */
  3724. /******************** Bit definition for PWR_PDCRF register *****************/
  3725. #define PWR_PDCRF_PD0_Pos (0U)
  3726. #define PWR_PDCRF_PD0_Msk (0x1UL << PWR_PDCRF_PD0_Pos) /*!< 0x00000001 */
  3727. #define PWR_PDCRF_PD0 PWR_PDCRF_PD0_Msk /*!< Pin PF0 Pull-Down set */
  3728. #define PWR_PDCRF_PD1_Pos (1U)
  3729. #define PWR_PDCRF_PD1_Msk (0x1UL << PWR_PDCRF_PD1_Pos) /*!< 0x00000002 */
  3730. #define PWR_PDCRF_PD1 PWR_PDCRF_PD1_Msk /*!< Pin PF1 Pull-Down set */
  3731. #define PWR_PDCRF_PD2_Pos (2U)
  3732. #define PWR_PDCRF_PD2_Msk (0x1UL << PWR_PDCRF_PD2_Pos) /*!< 0x00000004 */
  3733. #define PWR_PDCRF_PD2 PWR_PDCRF_PD2_Msk /*!< Pin PF2 Pull-Down set */
  3734. /******************************************************************************/
  3735. /* */
  3736. /* Reset and Clock Control */
  3737. /* */
  3738. /******************************************************************************/
  3739. /*
  3740. * @brief Specific device feature definitions (not present on all devices in the STM32G0 series)
  3741. */
  3742. /******************** Bit definition for RCC_CR register *****************/
  3743. #define RCC_CR_HSION_Pos (8U)
  3744. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000100 */
  3745. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  3746. #define RCC_CR_HSIKERON_Pos (9U)
  3747. #define RCC_CR_HSIKERON_Msk (0x1UL << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
  3748. #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */
  3749. #define RCC_CR_HSIRDY_Pos (10U)
  3750. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
  3751. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  3752. #define RCC_CR_HSIDIV_Pos (11U)
  3753. #define RCC_CR_HSIDIV_Msk (0x7UL << RCC_CR_HSIDIV_Pos) /*!< 0x00003800 */
  3754. #define RCC_CR_HSIDIV RCC_CR_HSIDIV_Msk /*!< HSIDIV[13:11] Internal High Speed clock division factor */
  3755. #define RCC_CR_HSIDIV_0 (0x1UL << RCC_CR_HSIDIV_Pos) /*!< 0x00000800 */
  3756. #define RCC_CR_HSIDIV_1 (0x2UL << RCC_CR_HSIDIV_Pos) /*!< 0x00001000 */
  3757. #define RCC_CR_HSIDIV_2 (0x4UL << RCC_CR_HSIDIV_Pos) /*!< 0x00002000 */
  3758. #define RCC_CR_HSEON_Pos (16U)
  3759. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  3760. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  3761. #define RCC_CR_HSERDY_Pos (17U)
  3762. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  3763. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready */
  3764. #define RCC_CR_HSEBYP_Pos (18U)
  3765. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  3766. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  3767. #define RCC_CR_CSSON_Pos (19U)
  3768. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  3769. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
  3770. #define RCC_CR_PLLON_Pos (24U)
  3771. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  3772. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
  3773. #define RCC_CR_PLLRDY_Pos (25U)
  3774. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  3775. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
  3776. /******************** Bit definition for RCC_ICSCR register ***************/
  3777. /*!< HSICAL configuration */
  3778. #define RCC_ICSCR_HSICAL_Pos (0U)
  3779. #define RCC_ICSCR_HSICAL_Msk (0xFFUL << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */
  3780. #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
  3781. #define RCC_ICSCR_HSICAL_0 (0x01UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000001 */
  3782. #define RCC_ICSCR_HSICAL_1 (0x02UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000002 */
  3783. #define RCC_ICSCR_HSICAL_2 (0x04UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000004 */
  3784. #define RCC_ICSCR_HSICAL_3 (0x08UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000008 */
  3785. #define RCC_ICSCR_HSICAL_4 (0x10UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000010 */
  3786. #define RCC_ICSCR_HSICAL_5 (0x20UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000020 */
  3787. #define RCC_ICSCR_HSICAL_6 (0x40UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000040 */
  3788. #define RCC_ICSCR_HSICAL_7 (0x80UL << RCC_ICSCR_HSICAL_Pos) /*!< 0x00000080 */
  3789. /*!< HSITRIM configuration */
  3790. #define RCC_ICSCR_HSITRIM_Pos (8U)
  3791. #define RCC_ICSCR_HSITRIM_Msk (0x7FUL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00007F00 */
  3792. #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[14:8] bits */
  3793. #define RCC_ICSCR_HSITRIM_0 (0x01UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000100 */
  3794. #define RCC_ICSCR_HSITRIM_1 (0x02UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000200 */
  3795. #define RCC_ICSCR_HSITRIM_2 (0x04UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000400 */
  3796. #define RCC_ICSCR_HSITRIM_3 (0x08UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00000800 */
  3797. #define RCC_ICSCR_HSITRIM_4 (0x10UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001000 */
  3798. #define RCC_ICSCR_HSITRIM_5 (0x20UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00002000 */
  3799. #define RCC_ICSCR_HSITRIM_6 (0x40UL << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00004000 */
  3800. /******************** Bit definition for RCC_CFGR register ***************/
  3801. /*!< SW configuration */
  3802. #define RCC_CFGR_SW_Pos (0U)
  3803. #define RCC_CFGR_SW_Msk (0x7UL << RCC_CFGR_SW_Pos) /*!< 0x00000007 */
  3804. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[2:0] bits (System clock Switch) */
  3805. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  3806. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  3807. #define RCC_CFGR_SW_2 (0x4UL << RCC_CFGR_SW_Pos) /*!< 0x00000004 */
  3808. /*!< SWS configuration */
  3809. #define RCC_CFGR_SWS_Pos (3U)
  3810. #define RCC_CFGR_SWS_Msk (0x7UL << RCC_CFGR_SWS_Pos) /*!< 0x00000038 */
  3811. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[2:0] bits (System Clock Switch Status) */
  3812. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  3813. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000010 */
  3814. #define RCC_CFGR_SWS_2 (0x4UL << RCC_CFGR_SWS_Pos) /*!< 0x00000020 */
  3815. #define RCC_CFGR_SWS_HSISYS (0x00000000UL) /*!< HSISYS used as system clock */
  3816. #define RCC_CFGR_SWS_HSE (0x00000008UL) /*!< HSE used as system clock */
  3817. #define RCC_CFGR_SWS_PLLRCLK (0x00000010UL) /*!< PLLRCLK used as system clock */
  3818. #define RCC_CFGR_SWS_LSI (0x00000018UL) /*!< LSI used as system clock */
  3819. #define RCC_CFGR_SWS_LSE (0x00000100UL) /*!< LSE used as system clock */
  3820. /*!< HPRE configuration */
  3821. #define RCC_CFGR_HPRE_Pos (8U)
  3822. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x00000F00 */
  3823. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  3824. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000100 */
  3825. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000200 */
  3826. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000400 */
  3827. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000800 */
  3828. /*!< PPRE configuration */
  3829. #define RCC_CFGR_PPRE_Pos (12U)
  3830. #define RCC_CFGR_PPRE_Msk (0x7UL << RCC_CFGR_PPRE_Pos) /*!< 0x00007000 */
  3831. #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE1[2:0] bits (APB prescaler) */
  3832. #define RCC_CFGR_PPRE_0 (0x1UL << RCC_CFGR_PPRE_Pos) /*!< 0x00001000 */
  3833. #define RCC_CFGR_PPRE_1 (0x2UL << RCC_CFGR_PPRE_Pos) /*!< 0x00002000 */
  3834. #define RCC_CFGR_PPRE_2 (0x4UL << RCC_CFGR_PPRE_Pos) /*!< 0x00004000 */
  3835. /*!< MCOSEL configuration */
  3836. #define RCC_CFGR_MCOSEL_Pos (24U)
  3837. #define RCC_CFGR_MCOSEL_Msk (0x7UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x07000000 */
  3838. #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [2:0] bits (Clock output selection) */
  3839. #define RCC_CFGR_MCOSEL_0 (0x1UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
  3840. #define RCC_CFGR_MCOSEL_1 (0x2UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
  3841. #define RCC_CFGR_MCOSEL_2 (0x4UL << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
  3842. /*!< MCO Prescaler configuration */
  3843. #define RCC_CFGR_MCOPRE_Pos (28U)
  3844. #define RCC_CFGR_MCOPRE_Msk (0x7UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  3845. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler [2:0] */
  3846. #define RCC_CFGR_MCOPRE_0 (0x1UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
  3847. #define RCC_CFGR_MCOPRE_1 (0x2UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
  3848. #define RCC_CFGR_MCOPRE_2 (0x4UL << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
  3849. /******************** Bit definition for RCC_PLLCFGR register ***************/
  3850. #define RCC_PLLCFGR_PLLSRC_Pos (0U)
  3851. #define RCC_PLLCFGR_PLLSRC_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
  3852. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  3853. #define RCC_PLLCFGR_PLLSRC_0 (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000001 */
  3854. #define RCC_PLLCFGR_PLLSRC_1 (0x2UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000002 */
  3855. #define RCC_PLLCFGR_PLLSRC_NONE (0x00000000UL) /*!< No clock sent to PLL */
  3856. #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U)
  3857. #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */
  3858. #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI source clock selected */
  3859. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U)
  3860. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */
  3861. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE source clock selected */
  3862. #define RCC_PLLCFGR_PLLM_Pos (4U)
  3863. #define RCC_PLLCFGR_PLLM_Msk (0x7UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */
  3864. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  3865. #define RCC_PLLCFGR_PLLM_0 (0x1UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  3866. #define RCC_PLLCFGR_PLLM_1 (0x2UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  3867. #define RCC_PLLCFGR_PLLM_2 (0x4UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
  3868. #define RCC_PLLCFGR_PLLN_Pos (8U)
  3869. #define RCC_PLLCFGR_PLLN_Msk (0x7FUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
  3870. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  3871. #define RCC_PLLCFGR_PLLN_0 (0x01UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  3872. #define RCC_PLLCFGR_PLLN_1 (0x02UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  3873. #define RCC_PLLCFGR_PLLN_2 (0x04UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  3874. #define RCC_PLLCFGR_PLLN_3 (0x08UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  3875. #define RCC_PLLCFGR_PLLN_4 (0x10UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  3876. #define RCC_PLLCFGR_PLLN_5 (0x20UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  3877. #define RCC_PLLCFGR_PLLN_6 (0x40UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  3878. #define RCC_PLLCFGR_PLLPEN_Pos (16U)
  3879. #define RCC_PLLCFGR_PLLPEN_Msk (0x1UL << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
  3880. #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk
  3881. #define RCC_PLLCFGR_PLLP_Pos (17U)
  3882. #define RCC_PLLCFGR_PLLP_Msk (0x1FUL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x003E0000 */
  3883. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  3884. #define RCC_PLLCFGR_PLLP_0 (0x01UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  3885. #define RCC_PLLCFGR_PLLP_1 (0x02UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00040000 */
  3886. #define RCC_PLLCFGR_PLLP_2 (0x04UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00080000 */
  3887. #define RCC_PLLCFGR_PLLP_3 (0x08UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00100000 */
  3888. #define RCC_PLLCFGR_PLLP_4 (0x10UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00200000 */
  3889. #define RCC_PLLCFGR_PLLREN_Pos (28U)
  3890. #define RCC_PLLCFGR_PLLREN_Msk (0x1UL << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x10000000 */
  3891. #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
  3892. #define RCC_PLLCFGR_PLLR_Pos (29U)
  3893. #define RCC_PLLCFGR_PLLR_Msk (0x7UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0xE0000000 */
  3894. #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
  3895. #define RCC_PLLCFGR_PLLR_0 (0x1UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x20000000 */
  3896. #define RCC_PLLCFGR_PLLR_1 (0x2UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x40000000 */
  3897. #define RCC_PLLCFGR_PLLR_2 (0x4UL << RCC_PLLCFGR_PLLR_Pos) /*!< 0x80000000 */
  3898. /******************** Bit definition for RCC_CIER register ******************/
  3899. #define RCC_CIER_LSIRDYIE_Pos (0U)
  3900. #define RCC_CIER_LSIRDYIE_Msk (0x1UL << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
  3901. #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
  3902. #define RCC_CIER_LSERDYIE_Pos (1U)
  3903. #define RCC_CIER_LSERDYIE_Msk (0x1UL << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
  3904. #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
  3905. #define RCC_CIER_HSIRDYIE_Pos (3U)
  3906. #define RCC_CIER_HSIRDYIE_Msk (0x1UL << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
  3907. #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
  3908. #define RCC_CIER_HSERDYIE_Pos (4U)
  3909. #define RCC_CIER_HSERDYIE_Msk (0x1UL << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
  3910. #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
  3911. #define RCC_CIER_PLLRDYIE_Pos (5U)
  3912. #define RCC_CIER_PLLRDYIE_Msk (0x1UL << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
  3913. #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
  3914. /******************** Bit definition for RCC_CIFR register ******************/
  3915. #define RCC_CIFR_LSIRDYF_Pos (0U)
  3916. #define RCC_CIFR_LSIRDYF_Msk (0x1UL << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
  3917. #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
  3918. #define RCC_CIFR_LSERDYF_Pos (1U)
  3919. #define RCC_CIFR_LSERDYF_Msk (0x1UL << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
  3920. #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
  3921. #define RCC_CIFR_HSIRDYF_Pos (3U)
  3922. #define RCC_CIFR_HSIRDYF_Msk (0x1UL << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
  3923. #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
  3924. #define RCC_CIFR_HSERDYF_Pos (4U)
  3925. #define RCC_CIFR_HSERDYF_Msk (0x1UL << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
  3926. #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
  3927. #define RCC_CIFR_PLLRDYF_Pos (5U)
  3928. #define RCC_CIFR_PLLRDYF_Msk (0x1UL << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
  3929. #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
  3930. #define RCC_CIFR_CSSF_Pos (8U)
  3931. #define RCC_CIFR_CSSF_Msk (0x1UL << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
  3932. #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
  3933. #define RCC_CIFR_LSECSSF_Pos (9U)
  3934. #define RCC_CIFR_LSECSSF_Msk (0x1UL << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
  3935. #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
  3936. /******************** Bit definition for RCC_CICR register ******************/
  3937. #define RCC_CICR_LSIRDYC_Pos (0U)
  3938. #define RCC_CICR_LSIRDYC_Msk (0x1UL << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
  3939. #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
  3940. #define RCC_CICR_LSERDYC_Pos (1U)
  3941. #define RCC_CICR_LSERDYC_Msk (0x1UL << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
  3942. #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
  3943. #define RCC_CICR_HSIRDYC_Pos (3U)
  3944. #define RCC_CICR_HSIRDYC_Msk (0x1UL << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
  3945. #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
  3946. #define RCC_CICR_HSERDYC_Pos (4U)
  3947. #define RCC_CICR_HSERDYC_Msk (0x1UL << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
  3948. #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
  3949. #define RCC_CICR_PLLRDYC_Pos (5U)
  3950. #define RCC_CICR_PLLRDYC_Msk (0x1UL << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
  3951. #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
  3952. #define RCC_CICR_CSSC_Pos (8U)
  3953. #define RCC_CICR_CSSC_Msk (0x1UL << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
  3954. #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
  3955. #define RCC_CICR_LSECSSC_Pos (9U)
  3956. #define RCC_CICR_LSECSSC_Msk (0x1UL << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
  3957. #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
  3958. /******************** Bit definition for RCC_IOPRSTR register ****************/
  3959. #define RCC_IOPRSTR_GPIOARST_Pos (0U)
  3960. #define RCC_IOPRSTR_GPIOARST_Msk (0x1UL << RCC_IOPRSTR_GPIOARST_Pos) /*!< 0x00000001 */
  3961. #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_GPIOARST_Msk
  3962. #define RCC_IOPRSTR_GPIOBRST_Pos (1U)
  3963. #define RCC_IOPRSTR_GPIOBRST_Msk (0x1UL << RCC_IOPRSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  3964. #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_GPIOBRST_Msk
  3965. #define RCC_IOPRSTR_GPIOCRST_Pos (2U)
  3966. #define RCC_IOPRSTR_GPIOCRST_Msk (0x1UL << RCC_IOPRSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  3967. #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_GPIOCRST_Msk
  3968. #define RCC_IOPRSTR_GPIODRST_Pos (3U)
  3969. #define RCC_IOPRSTR_GPIODRST_Msk (0x1UL << RCC_IOPRSTR_GPIODRST_Pos) /*!< 0x00000008 */
  3970. #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_GPIODRST_Msk
  3971. #define RCC_IOPRSTR_GPIOFRST_Pos (5U)
  3972. #define RCC_IOPRSTR_GPIOFRST_Msk (0x1UL << RCC_IOPRSTR_GPIOFRST_Pos) /*!< 0x00000020 */
  3973. #define RCC_IOPRSTR_GPIOFRST RCC_IOPRSTR_GPIOFRST_Msk
  3974. /******************** Bit definition for RCC_AHBRSTR register ***************/
  3975. #define RCC_AHBRSTR_DMA1RST_Pos (0U)
  3976. #define RCC_AHBRSTR_DMA1RST_Msk (0x1UL << RCC_AHBRSTR_DMA1RST_Pos) /*!< 0x00000001 */
  3977. #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMA1RST_Msk
  3978. #define RCC_AHBRSTR_FLASHRST_Pos (8U)
  3979. #define RCC_AHBRSTR_FLASHRST_Msk (0x1UL << RCC_AHBRSTR_FLASHRST_Pos) /*!< 0x00000100 */
  3980. #define RCC_AHBRSTR_FLASHRST RCC_AHBRSTR_FLASHRST_Msk
  3981. #define RCC_AHBRSTR_CRCRST_Pos (12U)
  3982. #define RCC_AHBRSTR_CRCRST_Msk (0x1UL << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
  3983. #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk
  3984. /******************** Bit definition for RCC_APBRSTR1 register **************/
  3985. #define RCC_APBRSTR1_TIM3RST_Pos (1U)
  3986. #define RCC_APBRSTR1_TIM3RST_Msk (0x1UL << RCC_APBRSTR1_TIM3RST_Pos) /*!< 0x00000002 */
  3987. #define RCC_APBRSTR1_TIM3RST RCC_APBRSTR1_TIM3RST_Msk
  3988. #define RCC_APBRSTR1_SPI2RST_Pos (14U)
  3989. #define RCC_APBRSTR1_SPI2RST_Msk (0x1UL << RCC_APBRSTR1_SPI2RST_Pos) /*!< 0x00004000 */
  3990. #define RCC_APBRSTR1_SPI2RST RCC_APBRSTR1_SPI2RST_Msk
  3991. #define RCC_APBRSTR1_USART2RST_Pos (17U)
  3992. #define RCC_APBRSTR1_USART2RST_Msk (0x1UL << RCC_APBRSTR1_USART2RST_Pos) /*!< 0x00020000 */
  3993. #define RCC_APBRSTR1_USART2RST RCC_APBRSTR1_USART2RST_Msk
  3994. #define RCC_APBRSTR1_I2C1RST_Pos (21U)
  3995. #define RCC_APBRSTR1_I2C1RST_Msk (0x1UL << RCC_APBRSTR1_I2C1RST_Pos) /*!< 0x00200000 */
  3996. #define RCC_APBRSTR1_I2C1RST RCC_APBRSTR1_I2C1RST_Msk
  3997. #define RCC_APBRSTR1_I2C2RST_Pos (22U)
  3998. #define RCC_APBRSTR1_I2C2RST_Msk (0x1UL << RCC_APBRSTR1_I2C2RST_Pos) /*!< 0x00400000 */
  3999. #define RCC_APBRSTR1_I2C2RST RCC_APBRSTR1_I2C2RST_Msk
  4000. #define RCC_APBRSTR1_DBGRST_Pos (27U)
  4001. #define RCC_APBRSTR1_DBGRST_Msk (0x1UL << RCC_APBRSTR1_DBGRST_Pos) /*!< 0x08000000 */
  4002. #define RCC_APBRSTR1_DBGRST RCC_APBRSTR1_DBGRST_Msk
  4003. #define RCC_APBRSTR1_PWRRST_Pos (28U)
  4004. #define RCC_APBRSTR1_PWRRST_Msk (0x1UL << RCC_APBRSTR1_PWRRST_Pos) /*!< 0x10000000 */
  4005. #define RCC_APBRSTR1_PWRRST RCC_APBRSTR1_PWRRST_Msk
  4006. /******************** Bit definition for RCC_APBRSTR2 register **************/
  4007. #define RCC_APBRSTR2_SYSCFGRST_Pos (0U)
  4008. #define RCC_APBRSTR2_SYSCFGRST_Msk (0x1UL << RCC_APBRSTR2_SYSCFGRST_Pos) /*!< 0x00000001 */
  4009. #define RCC_APBRSTR2_SYSCFGRST RCC_APBRSTR2_SYSCFGRST_Msk
  4010. #define RCC_APBRSTR2_TIM1RST_Pos (11U)
  4011. #define RCC_APBRSTR2_TIM1RST_Msk (0x1UL << RCC_APBRSTR2_TIM1RST_Pos) /*!< 0x00000800 */
  4012. #define RCC_APBRSTR2_TIM1RST RCC_APBRSTR2_TIM1RST_Msk
  4013. #define RCC_APBRSTR2_SPI1RST_Pos (12U)
  4014. #define RCC_APBRSTR2_SPI1RST_Msk (0x1UL << RCC_APBRSTR2_SPI1RST_Pos) /*!< 0x00001000 */
  4015. #define RCC_APBRSTR2_SPI1RST RCC_APBRSTR2_SPI1RST_Msk
  4016. #define RCC_APBRSTR2_USART1RST_Pos (14U)
  4017. #define RCC_APBRSTR2_USART1RST_Msk (0x1UL << RCC_APBRSTR2_USART1RST_Pos) /*!< 0x00004000 */
  4018. #define RCC_APBRSTR2_USART1RST RCC_APBRSTR2_USART1RST_Msk
  4019. #define RCC_APBRSTR2_TIM14RST_Pos (15U)
  4020. #define RCC_APBRSTR2_TIM14RST_Msk (0x1UL << RCC_APBRSTR2_TIM14RST_Pos) /*!< 0x00008000 */
  4021. #define RCC_APBRSTR2_TIM14RST RCC_APBRSTR2_TIM14RST_Msk
  4022. #define RCC_APBRSTR2_TIM16RST_Pos (17U)
  4023. #define RCC_APBRSTR2_TIM16RST_Msk (0x1UL << RCC_APBRSTR2_TIM16RST_Pos) /*!< 0x00020000 */
  4024. #define RCC_APBRSTR2_TIM16RST RCC_APBRSTR2_TIM16RST_Msk
  4025. #define RCC_APBRSTR2_TIM17RST_Pos (18U)
  4026. #define RCC_APBRSTR2_TIM17RST_Msk (0x1UL << RCC_APBRSTR2_TIM17RST_Pos) /*!< 0x00040000 */
  4027. #define RCC_APBRSTR2_TIM17RST RCC_APBRSTR2_TIM17RST_Msk
  4028. #define RCC_APBRSTR2_ADCRST_Pos (20U)
  4029. #define RCC_APBRSTR2_ADCRST_Msk (0x1UL << RCC_APBRSTR2_ADCRST_Pos) /*!< 0x00100000 */
  4030. #define RCC_APBRSTR2_ADCRST RCC_APBRSTR2_ADCRST_Msk
  4031. /******************** Bit definition for RCC_IOPENR register ****************/
  4032. #define RCC_IOPENR_GPIOAEN_Pos (0U)
  4033. #define RCC_IOPENR_GPIOAEN_Msk (0x1UL << RCC_IOPENR_GPIOAEN_Pos) /*!< 0x00000001 */
  4034. #define RCC_IOPENR_GPIOAEN RCC_IOPENR_GPIOAEN_Msk
  4035. #define RCC_IOPENR_GPIOBEN_Pos (1U)
  4036. #define RCC_IOPENR_GPIOBEN_Msk (0x1UL << RCC_IOPENR_GPIOBEN_Pos) /*!< 0x00000002 */
  4037. #define RCC_IOPENR_GPIOBEN RCC_IOPENR_GPIOBEN_Msk
  4038. #define RCC_IOPENR_GPIOCEN_Pos (2U)
  4039. #define RCC_IOPENR_GPIOCEN_Msk (0x1UL << RCC_IOPENR_GPIOCEN_Pos) /*!< 0x00000004 */
  4040. #define RCC_IOPENR_GPIOCEN RCC_IOPENR_GPIOCEN_Msk
  4041. #define RCC_IOPENR_GPIODEN_Pos (3U)
  4042. #define RCC_IOPENR_GPIODEN_Msk (0x1UL << RCC_IOPENR_GPIODEN_Pos) /*!< 0x00000008 */
  4043. #define RCC_IOPENR_GPIODEN RCC_IOPENR_GPIODEN_Msk
  4044. #define RCC_IOPENR_GPIOFEN_Pos (5U)
  4045. #define RCC_IOPENR_GPIOFEN_Msk (0x1UL << RCC_IOPENR_GPIOFEN_Pos) /*!< 0x00000020 */
  4046. #define RCC_IOPENR_GPIOFEN RCC_IOPENR_GPIOFEN_Msk
  4047. /******************** Bit definition for RCC_AHBENR register ****************/
  4048. #define RCC_AHBENR_DMA1EN_Pos (0U)
  4049. #define RCC_AHBENR_DMA1EN_Msk (0x1UL << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */
  4050. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk
  4051. #define RCC_AHBENR_FLASHEN_Pos (8U)
  4052. #define RCC_AHBENR_FLASHEN_Msk (0x1UL << RCC_AHBENR_FLASHEN_Pos) /*!< 0x00000100 */
  4053. #define RCC_AHBENR_FLASHEN RCC_AHBENR_FLASHEN_Msk
  4054. #define RCC_AHBENR_CRCEN_Pos (12U)
  4055. #define RCC_AHBENR_CRCEN_Msk (0x1UL << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
  4056. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk
  4057. /******************** Bit definition for RCC_APBENR1 register ***************/
  4058. #define RCC_APBENR1_TIM3EN_Pos (1U)
  4059. #define RCC_APBENR1_TIM3EN_Msk (0x1UL << RCC_APBENR1_TIM3EN_Pos) /*!< 0x00000002 */
  4060. #define RCC_APBENR1_TIM3EN RCC_APBENR1_TIM3EN_Msk
  4061. #define RCC_APBENR1_RTCAPBEN_Pos (10U)
  4062. #define RCC_APBENR1_RTCAPBEN_Msk (0x1UL << RCC_APBENR1_RTCAPBEN_Pos) /*!< 0x00000400 */
  4063. #define RCC_APBENR1_RTCAPBEN RCC_APBENR1_RTCAPBEN_Msk
  4064. #define RCC_APBENR1_WWDGEN_Pos (11U)
  4065. #define RCC_APBENR1_WWDGEN_Msk (0x1UL << RCC_APBENR1_WWDGEN_Pos) /*!< 0x00000800 */
  4066. #define RCC_APBENR1_WWDGEN RCC_APBENR1_WWDGEN_Msk
  4067. #define RCC_APBENR1_SPI2EN_Pos (14U)
  4068. #define RCC_APBENR1_SPI2EN_Msk (0x1UL << RCC_APBENR1_SPI2EN_Pos) /*!< 0x00004000 */
  4069. #define RCC_APBENR1_SPI2EN RCC_APBENR1_SPI2EN_Msk
  4070. #define RCC_APBENR1_USART2EN_Pos (17U)
  4071. #define RCC_APBENR1_USART2EN_Msk (0x1UL << RCC_APBENR1_USART2EN_Pos) /*!< 0x00020000 */
  4072. #define RCC_APBENR1_USART2EN RCC_APBENR1_USART2EN_Msk
  4073. #define RCC_APBENR1_I2C1EN_Pos (21U)
  4074. #define RCC_APBENR1_I2C1EN_Msk (0x1UL << RCC_APBENR1_I2C1EN_Pos) /*!< 0x00200000 */
  4075. #define RCC_APBENR1_I2C1EN RCC_APBENR1_I2C1EN_Msk
  4076. #define RCC_APBENR1_I2C2EN_Pos (22U)
  4077. #define RCC_APBENR1_I2C2EN_Msk (0x1UL << RCC_APBENR1_I2C2EN_Pos) /*!< 0x00400000 */
  4078. #define RCC_APBENR1_I2C2EN RCC_APBENR1_I2C2EN_Msk
  4079. #define RCC_APBENR1_DBGEN_Pos (27U)
  4080. #define RCC_APBENR1_DBGEN_Msk (0x1UL << RCC_APBENR1_DBGEN_Pos) /*!< 0x08000000 */
  4081. #define RCC_APBENR1_DBGEN RCC_APBENR1_DBGEN_Msk
  4082. #define RCC_APBENR1_PWREN_Pos (28U)
  4083. #define RCC_APBENR1_PWREN_Msk (0x1UL << RCC_APBENR1_PWREN_Pos) /*!< 0x10000000 */
  4084. #define RCC_APBENR1_PWREN RCC_APBENR1_PWREN_Msk
  4085. /******************** Bit definition for RCC_APBENR2 register **************/
  4086. #define RCC_APBENR2_SYSCFGEN_Pos (0U)
  4087. #define RCC_APBENR2_SYSCFGEN_Msk (0x1UL << RCC_APBENR2_SYSCFGEN_Pos) /*!< 0x00000001 */
  4088. #define RCC_APBENR2_SYSCFGEN RCC_APBENR2_SYSCFGEN_Msk
  4089. #define RCC_APBENR2_TIM1EN_Pos (11U)
  4090. #define RCC_APBENR2_TIM1EN_Msk (0x1UL << RCC_APBENR2_TIM1EN_Pos) /*!< 0x00000800 */
  4091. #define RCC_APBENR2_TIM1EN RCC_APBENR2_TIM1EN_Msk
  4092. #define RCC_APBENR2_SPI1EN_Pos (12U)
  4093. #define RCC_APBENR2_SPI1EN_Msk (0x1UL << RCC_APBENR2_SPI1EN_Pos) /*!< 0x00001000 */
  4094. #define RCC_APBENR2_SPI1EN RCC_APBENR2_SPI1EN_Msk
  4095. #define RCC_APBENR2_USART1EN_Pos (14U)
  4096. #define RCC_APBENR2_USART1EN_Msk (0x1UL << RCC_APBENR2_USART1EN_Pos) /*!< 0x00004000 */
  4097. #define RCC_APBENR2_USART1EN RCC_APBENR2_USART1EN_Msk
  4098. #define RCC_APBENR2_TIM14EN_Pos (15U)
  4099. #define RCC_APBENR2_TIM14EN_Msk (0x1UL << RCC_APBENR2_TIM14EN_Pos) /*!< 0x00008000 */
  4100. #define RCC_APBENR2_TIM14EN RCC_APBENR2_TIM14EN_Msk
  4101. #define RCC_APBENR2_TIM16EN_Pos (17U)
  4102. #define RCC_APBENR2_TIM16EN_Msk (0x1UL << RCC_APBENR2_TIM16EN_Pos) /*!< 0x00020000 */
  4103. #define RCC_APBENR2_TIM16EN RCC_APBENR2_TIM16EN_Msk
  4104. #define RCC_APBENR2_TIM17EN_Pos (18U)
  4105. #define RCC_APBENR2_TIM17EN_Msk (0x1UL << RCC_APBENR2_TIM17EN_Pos) /*!< 0x00040000 */
  4106. #define RCC_APBENR2_TIM17EN RCC_APBENR2_TIM17EN_Msk
  4107. #define RCC_APBENR2_ADCEN_Pos (20U)
  4108. #define RCC_APBENR2_ADCEN_Msk (0x1UL << RCC_APBENR2_ADCEN_Pos) /*!< 0x00100000 */
  4109. #define RCC_APBENR2_ADCEN RCC_APBENR2_ADCEN_Msk
  4110. /******************** Bit definition for RCC_IOPSMENR register *************/
  4111. #define RCC_IOPSMENR_GPIOASMEN_Pos (0U)
  4112. #define RCC_IOPSMENR_GPIOASMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
  4113. #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_GPIOASMEN_Msk
  4114. #define RCC_IOPSMENR_GPIOBSMEN_Pos (1U)
  4115. #define RCC_IOPSMENR_GPIOBSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
  4116. #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_GPIOBSMEN_Msk
  4117. #define RCC_IOPSMENR_GPIOCSMEN_Pos (2U)
  4118. #define RCC_IOPSMENR_GPIOCSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
  4119. #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_GPIOCSMEN_Msk
  4120. #define RCC_IOPSMENR_GPIODSMEN_Pos (3U)
  4121. #define RCC_IOPSMENR_GPIODSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
  4122. #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_GPIODSMEN_Msk
  4123. #define RCC_IOPSMENR_GPIOFSMEN_Pos (5U)
  4124. #define RCC_IOPSMENR_GPIOFSMEN_Msk (0x1UL << RCC_IOPSMENR_GPIOFSMEN_Pos) /*!< 0x00000020 */
  4125. #define RCC_IOPSMENR_GPIOFSMEN RCC_IOPSMENR_GPIOFSMEN_Msk
  4126. /******************** Bit definition for RCC_AHBSMENR register *************/
  4127. #define RCC_AHBSMENR_DMA1SMEN_Pos (0U)
  4128. #define RCC_AHBSMENR_DMA1SMEN_Msk (0x1UL << RCC_AHBSMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
  4129. #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMA1SMEN_Msk
  4130. #define RCC_AHBSMENR_FLASHSMEN_Pos (8U)
  4131. #define RCC_AHBSMENR_FLASHSMEN_Msk (0x1UL << RCC_AHBSMENR_FLASHSMEN_Pos) /*!< 0x00000100 */
  4132. #define RCC_AHBSMENR_FLASHSMEN RCC_AHBSMENR_FLASHSMEN_Msk
  4133. #define RCC_AHBSMENR_SRAMSMEN_Pos (9U)
  4134. #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1UL << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */
  4135. #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk
  4136. #define RCC_AHBSMENR_CRCSMEN_Pos (12U)
  4137. #define RCC_AHBSMENR_CRCSMEN_Msk (0x1UL << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */
  4138. #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk
  4139. /******************** Bit definition for RCC_APBSMENR1 register *************/
  4140. #define RCC_APBSMENR1_TIM3SMEN_Pos (1U)
  4141. #define RCC_APBSMENR1_TIM3SMEN_Msk (0x1UL << RCC_APBSMENR1_TIM3SMEN_Pos) /*!< 0x00000002 */
  4142. #define RCC_APBSMENR1_TIM3SMEN RCC_APBSMENR1_TIM3SMEN_Msk
  4143. #define RCC_APBSMENR1_RTCAPBSMEN_Pos (10U)
  4144. #define RCC_APBSMENR1_RTCAPBSMEN_Msk (0x1UL << RCC_APBSMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
  4145. #define RCC_APBSMENR1_RTCAPBSMEN RCC_APBSMENR1_RTCAPBSMEN_Msk
  4146. #define RCC_APBSMENR1_WWDGSMEN_Pos (11U)
  4147. #define RCC_APBSMENR1_WWDGSMEN_Msk (0x1UL << RCC_APBSMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
  4148. #define RCC_APBSMENR1_WWDGSMEN RCC_APBSMENR1_WWDGSMEN_Msk
  4149. #define RCC_APBSMENR1_SPI2SMEN_Pos (14U)
  4150. #define RCC_APBSMENR1_SPI2SMEN_Msk (0x1UL << RCC_APBSMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
  4151. #define RCC_APBSMENR1_SPI2SMEN RCC_APBSMENR1_SPI2SMEN_Msk
  4152. #define RCC_APBSMENR1_USART2SMEN_Pos (17U)
  4153. #define RCC_APBSMENR1_USART2SMEN_Msk (0x1UL << RCC_APBSMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
  4154. #define RCC_APBSMENR1_USART2SMEN RCC_APBSMENR1_USART2SMEN_Msk
  4155. #define RCC_APBSMENR1_I2C1SMEN_Pos (21U)
  4156. #define RCC_APBSMENR1_I2C1SMEN_Msk (0x1UL << RCC_APBSMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
  4157. #define RCC_APBSMENR1_I2C1SMEN RCC_APBSMENR1_I2C1SMEN_Msk
  4158. #define RCC_APBSMENR1_I2C2SMEN_Pos (22U)
  4159. #define RCC_APBSMENR1_I2C2SMEN_Msk (0x1UL << RCC_APBSMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */
  4160. #define RCC_APBSMENR1_I2C2SMEN RCC_APBSMENR1_I2C2SMEN_Msk
  4161. #define RCC_APBSMENR1_DBGSMEN_Pos (27U)
  4162. #define RCC_APBSMENR1_DBGSMEN_Msk (0x1UL << RCC_APBSMENR1_DBGSMEN_Pos) /*!< 0x08000000 */
  4163. #define RCC_APBSMENR1_DBGSMEN RCC_APBSMENR1_DBGSMEN_Msk
  4164. #define RCC_APBSMENR1_PWRSMEN_Pos (28U)
  4165. #define RCC_APBSMENR1_PWRSMEN_Msk (0x1UL << RCC_APBSMENR1_PWRSMEN_Pos) /*!< 0x10000000 */
  4166. #define RCC_APBSMENR1_PWRSMEN RCC_APBSMENR1_PWRSMEN_Msk
  4167. /******************** Bit definition for RCC_APBSMENR2 register *************/
  4168. #define RCC_APBSMENR2_SYSCFGSMEN_Pos (0U)
  4169. #define RCC_APBSMENR2_SYSCFGSMEN_Msk (0x1UL << RCC_APBSMENR2_SYSCFGSMEN_Pos) /*!< 0x00000001 */
  4170. #define RCC_APBSMENR2_SYSCFGSMEN RCC_APBSMENR2_SYSCFGSMEN_Msk
  4171. #define RCC_APBSMENR2_TIM1SMEN_Pos (11U)
  4172. #define RCC_APBSMENR2_TIM1SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM1SMEN_Pos) /*!< 0x00000800 */
  4173. #define RCC_APBSMENR2_TIM1SMEN RCC_APBSMENR2_TIM1SMEN_Msk
  4174. #define RCC_APBSMENR2_SPI1SMEN_Pos (12U)
  4175. #define RCC_APBSMENR2_SPI1SMEN_Msk (0x1UL << RCC_APBSMENR2_SPI1SMEN_Pos) /*!< 0x00001000 */
  4176. #define RCC_APBSMENR2_SPI1SMEN RCC_APBSMENR2_SPI1SMEN_Msk
  4177. #define RCC_APBSMENR2_USART1SMEN_Pos (14U)
  4178. #define RCC_APBSMENR2_USART1SMEN_Msk (0x1UL << RCC_APBSMENR2_USART1SMEN_Pos) /*!< 0x00004000 */
  4179. #define RCC_APBSMENR2_USART1SMEN RCC_APBSMENR2_USART1SMEN_Msk
  4180. #define RCC_APBSMENR2_TIM14SMEN_Pos (15U)
  4181. #define RCC_APBSMENR2_TIM14SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM14SMEN_Pos) /*!< 0x00008000 */
  4182. #define RCC_APBSMENR2_TIM14SMEN RCC_APBSMENR2_TIM14SMEN_Msk
  4183. #define RCC_APBSMENR2_TIM16SMEN_Pos (17U)
  4184. #define RCC_APBSMENR2_TIM16SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM16SMEN_Pos) /*!< 0x00020000 */
  4185. #define RCC_APBSMENR2_TIM16SMEN RCC_APBSMENR2_TIM16SMEN_Msk
  4186. #define RCC_APBSMENR2_TIM17SMEN_Pos (18U)
  4187. #define RCC_APBSMENR2_TIM17SMEN_Msk (0x1UL << RCC_APBSMENR2_TIM17SMEN_Pos) /*!< 0x00040000 */
  4188. #define RCC_APBSMENR2_TIM17SMEN RCC_APBSMENR2_TIM17SMEN_Msk
  4189. #define RCC_APBSMENR2_ADCSMEN_Pos (20U)
  4190. #define RCC_APBSMENR2_ADCSMEN_Msk (0x1UL << RCC_APBSMENR2_ADCSMEN_Pos) /*!< 0x00100000 */
  4191. #define RCC_APBSMENR2_ADCSMEN RCC_APBSMENR2_ADCSMEN_Msk
  4192. /******************** Bit definition for RCC_CCIPR register ******************/
  4193. #define RCC_CCIPR_USART1SEL_Pos (0U)
  4194. #define RCC_CCIPR_USART1SEL_Msk (0x3UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
  4195. #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
  4196. #define RCC_CCIPR_USART1SEL_0 (0x1UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
  4197. #define RCC_CCIPR_USART1SEL_1 (0x2UL << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
  4198. #define RCC_CCIPR_I2C1SEL_Pos (12U)
  4199. #define RCC_CCIPR_I2C1SEL_Msk (0x3UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
  4200. #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
  4201. #define RCC_CCIPR_I2C1SEL_0 (0x1UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
  4202. #define RCC_CCIPR_I2C1SEL_1 (0x2UL << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
  4203. #define RCC_CCIPR_I2S1SEL_Pos (14U)
  4204. #define RCC_CCIPR_I2S1SEL_Msk (0x3UL << RCC_CCIPR_I2S1SEL_Pos) /*!< 0x0000C000 */
  4205. #define RCC_CCIPR_I2S1SEL RCC_CCIPR_I2S1SEL_Msk
  4206. #define RCC_CCIPR_I2S1SEL_0 (0x1UL << RCC_CCIPR_I2S1SEL_Pos) /*!< 0x00004000 */
  4207. #define RCC_CCIPR_I2S1SEL_1 (0x2UL << RCC_CCIPR_I2S1SEL_Pos) /*!< 0x00008000 */
  4208. #define RCC_CCIPR_ADCSEL_Pos (30U)
  4209. #define RCC_CCIPR_ADCSEL_Msk (0x3UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0xC0000000 */
  4210. #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk
  4211. #define RCC_CCIPR_ADCSEL_0 (0x1UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x40000000 */
  4212. #define RCC_CCIPR_ADCSEL_1 (0x2UL << RCC_CCIPR_ADCSEL_Pos) /*!< 0x80000000 */
  4213. /******************** Bit definition for RCC_BDCR register ******************/
  4214. #define RCC_BDCR_LSEON_Pos (0U)
  4215. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  4216. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  4217. #define RCC_BDCR_LSERDY_Pos (1U)
  4218. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  4219. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  4220. #define RCC_BDCR_LSEBYP_Pos (2U)
  4221. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  4222. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  4223. #define RCC_BDCR_LSEDRV_Pos (3U)
  4224. #define RCC_BDCR_LSEDRV_Msk (0x3UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  4225. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  4226. #define RCC_BDCR_LSEDRV_0 (0x1UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  4227. #define RCC_BDCR_LSEDRV_1 (0x2UL << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  4228. #define RCC_BDCR_LSECSSON_Pos (5U)
  4229. #define RCC_BDCR_LSECSSON_Msk (0x1UL << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
  4230. #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
  4231. #define RCC_BDCR_LSECSSD_Pos (6U)
  4232. #define RCC_BDCR_LSECSSD_Msk (0x1UL << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
  4233. #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
  4234. #define RCC_BDCR_RTCSEL_Pos (8U)
  4235. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  4236. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  4237. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  4238. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  4239. #define RCC_BDCR_RTCEN_Pos (15U)
  4240. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  4241. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  4242. #define RCC_BDCR_BDRST_Pos (16U)
  4243. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  4244. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  4245. #define RCC_BDCR_LSCOEN_Pos (24U)
  4246. #define RCC_BDCR_LSCOEN_Msk (0x1UL << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
  4247. #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
  4248. #define RCC_BDCR_LSCOSEL_Pos (25U)
  4249. #define RCC_BDCR_LSCOSEL_Msk (0x1UL << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
  4250. #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
  4251. /******************** Bit definition for RCC_CSR register *******************/
  4252. #define RCC_CSR_LSION_Pos (0U)
  4253. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  4254. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  4255. #define RCC_CSR_LSIRDY_Pos (1U)
  4256. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  4257. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  4258. #define RCC_CSR_RMVF_Pos (23U)
  4259. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
  4260. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  4261. #define RCC_CSR_OBLRSTF_Pos (25U)
  4262. #define RCC_CSR_OBLRSTF_Msk (0x1UL << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  4263. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
  4264. #define RCC_CSR_PINRSTF_Pos (26U)
  4265. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  4266. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  4267. #define RCC_CSR_PWRRSTF_Pos (27U)
  4268. #define RCC_CSR_PWRRSTF_Msk (0x1UL << RCC_CSR_PWRRSTF_Pos) /*!< 0x08000000 */
  4269. #define RCC_CSR_PWRRSTF RCC_CSR_PWRRSTF_Msk
  4270. #define RCC_CSR_SFTRSTF_Pos (28U)
  4271. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  4272. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  4273. #define RCC_CSR_IWDGRSTF_Pos (29U)
  4274. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  4275. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  4276. #define RCC_CSR_WWDGRSTF_Pos (30U)
  4277. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  4278. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  4279. #define RCC_CSR_LPWRRSTF_Pos (31U)
  4280. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  4281. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  4282. /******************************************************************************/
  4283. /* */
  4284. /* Real-Time Clock (RTC) */
  4285. /* */
  4286. /******************************************************************************/
  4287. /*
  4288. * @brief Specific device feature definitions
  4289. */
  4290. #define RTC_WAKEUP_SUPPORT
  4291. #define RTC_BACKUP_SUPPORT
  4292. /******************** Bits definition for RTC_TR register *******************/
  4293. #define RTC_TR_PM_Pos (22U)
  4294. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  4295. #define RTC_TR_PM RTC_TR_PM_Msk
  4296. #define RTC_TR_HT_Pos (20U)
  4297. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  4298. #define RTC_TR_HT RTC_TR_HT_Msk
  4299. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  4300. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  4301. #define RTC_TR_HU_Pos (16U)
  4302. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  4303. #define RTC_TR_HU RTC_TR_HU_Msk
  4304. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  4305. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  4306. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  4307. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  4308. #define RTC_TR_MNT_Pos (12U)
  4309. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  4310. #define RTC_TR_MNT RTC_TR_MNT_Msk
  4311. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  4312. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  4313. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  4314. #define RTC_TR_MNU_Pos (8U)
  4315. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  4316. #define RTC_TR_MNU RTC_TR_MNU_Msk
  4317. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  4318. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  4319. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  4320. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  4321. #define RTC_TR_ST_Pos (4U)
  4322. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  4323. #define RTC_TR_ST RTC_TR_ST_Msk
  4324. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  4325. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  4326. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  4327. #define RTC_TR_SU_Pos (0U)
  4328. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  4329. #define RTC_TR_SU RTC_TR_SU_Msk
  4330. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  4331. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  4332. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  4333. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  4334. /******************** Bits definition for RTC_DR register *******************/
  4335. #define RTC_DR_YT_Pos (20U)
  4336. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  4337. #define RTC_DR_YT RTC_DR_YT_Msk
  4338. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  4339. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  4340. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  4341. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  4342. #define RTC_DR_YU_Pos (16U)
  4343. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  4344. #define RTC_DR_YU RTC_DR_YU_Msk
  4345. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  4346. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  4347. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  4348. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  4349. #define RTC_DR_WDU_Pos (13U)
  4350. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  4351. #define RTC_DR_WDU RTC_DR_WDU_Msk
  4352. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  4353. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  4354. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  4355. #define RTC_DR_MT_Pos (12U)
  4356. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  4357. #define RTC_DR_MT RTC_DR_MT_Msk
  4358. #define RTC_DR_MU_Pos (8U)
  4359. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  4360. #define RTC_DR_MU RTC_DR_MU_Msk
  4361. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  4362. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  4363. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  4364. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  4365. #define RTC_DR_DT_Pos (4U)
  4366. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  4367. #define RTC_DR_DT RTC_DR_DT_Msk
  4368. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  4369. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  4370. #define RTC_DR_DU_Pos (0U)
  4371. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  4372. #define RTC_DR_DU RTC_DR_DU_Msk
  4373. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  4374. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  4375. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  4376. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  4377. /******************** Bits definition for RTC_SSR register ******************/
  4378. #define RTC_SSR_SS_Pos (0U)
  4379. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  4380. #define RTC_SSR_SS RTC_SSR_SS_Msk
  4381. /******************** Bits definition for RTC_ICSR register ******************/
  4382. #define RTC_ICSR_RECALPF_Pos (16U)
  4383. #define RTC_ICSR_RECALPF_Msk (0x1UL << RTC_ICSR_RECALPF_Pos) /*!< 0x00010000 */
  4384. #define RTC_ICSR_RECALPF RTC_ICSR_RECALPF_Msk
  4385. #define RTC_ICSR_INIT_Pos (7U)
  4386. #define RTC_ICSR_INIT_Msk (0x1UL << RTC_ICSR_INIT_Pos) /*!< 0x00000080 */
  4387. #define RTC_ICSR_INIT RTC_ICSR_INIT_Msk
  4388. #define RTC_ICSR_INITF_Pos (6U)
  4389. #define RTC_ICSR_INITF_Msk (0x1UL << RTC_ICSR_INITF_Pos) /*!< 0x00000040 */
  4390. #define RTC_ICSR_INITF RTC_ICSR_INITF_Msk
  4391. #define RTC_ICSR_RSF_Pos (5U)
  4392. #define RTC_ICSR_RSF_Msk (0x1UL << RTC_ICSR_RSF_Pos) /*!< 0x00000020 */
  4393. #define RTC_ICSR_RSF RTC_ICSR_RSF_Msk
  4394. #define RTC_ICSR_INITS_Pos (4U)
  4395. #define RTC_ICSR_INITS_Msk (0x1UL << RTC_ICSR_INITS_Pos) /*!< 0x00000010 */
  4396. #define RTC_ICSR_INITS RTC_ICSR_INITS_Msk
  4397. #define RTC_ICSR_SHPF_Pos (3U)
  4398. #define RTC_ICSR_SHPF_Msk (0x1UL << RTC_ICSR_SHPF_Pos) /*!< 0x00000008 */
  4399. #define RTC_ICSR_SHPF RTC_ICSR_SHPF_Msk
  4400. #define RTC_ICSR_WUTWF_Pos (2U)
  4401. #define RTC_ICSR_WUTWF_Msk (0x1UL << RTC_ICSR_WUTWF_Pos) /*!< 0x00000004 */
  4402. #define RTC_ICSR_WUTWF RTC_ICSR_WUTWF_Msk /*!< Wakeup timer write flag > */
  4403. #define RTC_ICSR_ALRBWF_Pos (1U)
  4404. #define RTC_ICSR_ALRBWF_Msk (0x1UL << RTC_ICSR_ALRBWF_Pos) /*!< 0x00000002 */
  4405. #define RTC_ICSR_ALRBWF RTC_ICSR_ALRBWF_Msk
  4406. #define RTC_ICSR_ALRAWF_Pos (0U)
  4407. #define RTC_ICSR_ALRAWF_Msk (0x1UL << RTC_ICSR_ALRAWF_Pos) /*!< 0x00000001 */
  4408. #define RTC_ICSR_ALRAWF RTC_ICSR_ALRAWF_Msk
  4409. /******************** Bits definition for RTC_PRER register *****************/
  4410. #define RTC_PRER_PREDIV_A_Pos (16U)
  4411. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  4412. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  4413. #define RTC_PRER_PREDIV_S_Pos (0U)
  4414. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  4415. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  4416. /******************** Bits definition for RTC_WUTR register *****************/
  4417. #define RTC_WUTR_WUT_Pos (0U)
  4418. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  4419. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk /*!< Wakeup auto-reload value bits > */
  4420. /******************** Bits definition for RTC_CR register *******************/
  4421. #define RTC_CR_OUT2EN_Pos (31U)
  4422. #define RTC_CR_OUT2EN_Msk (0x1UL << RTC_CR_OUT2EN_Pos) /*!< 0x80000000 */
  4423. #define RTC_CR_OUT2EN RTC_CR_OUT2EN_Msk /*!< RTC_OUT2 output enable */
  4424. #define RTC_CR_TAMPALRM_TYPE_Pos (30U)
  4425. #define RTC_CR_TAMPALRM_TYPE_Msk (0x1UL << RTC_CR_TAMPALRM_TYPE_Pos) /*!< 0x40000000 */
  4426. #define RTC_CR_TAMPALRM_TYPE RTC_CR_TAMPALRM_TYPE_Msk /*!< TAMPALARM output type */
  4427. #define RTC_CR_TAMPALRM_PU_Pos (29U)
  4428. #define RTC_CR_TAMPALRM_PU_Msk (0x1UL << RTC_CR_TAMPALRM_PU_Pos) /*!< 0x20000000 */
  4429. #define RTC_CR_TAMPALRM_PU RTC_CR_TAMPALRM_PU_Msk /*!< TAMPALARM output pull-up config */
  4430. #define RTC_CR_TAMPOE_Pos (26U)
  4431. #define RTC_CR_TAMPOE_Msk (0x1UL << RTC_CR_TAMPOE_Pos) /*!< 0x04000000 */
  4432. #define RTC_CR_TAMPOE RTC_CR_TAMPOE_Msk /*!< Tamper detection output enable on TAMPALARM */
  4433. #define RTC_CR_TAMPTS_Pos (25U)
  4434. #define RTC_CR_TAMPTS_Msk (0x1UL << RTC_CR_TAMPTS_Pos) /*!< 0x02000000 */
  4435. #define RTC_CR_TAMPTS RTC_CR_TAMPTS_Msk /*!< Activate timestamp on tamper detection event */
  4436. #define RTC_CR_ITSE_Pos (24U)
  4437. #define RTC_CR_ITSE_Msk (0x1UL << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  4438. #define RTC_CR_ITSE RTC_CR_ITSE_Msk /*!< Timestamp on internal event enable */
  4439. #define RTC_CR_COE_Pos (23U)
  4440. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  4441. #define RTC_CR_COE RTC_CR_COE_Msk
  4442. #define RTC_CR_OSEL_Pos (21U)
  4443. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  4444. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  4445. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  4446. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  4447. #define RTC_CR_POL_Pos (20U)
  4448. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  4449. #define RTC_CR_POL RTC_CR_POL_Msk
  4450. #define RTC_CR_COSEL_Pos (19U)
  4451. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  4452. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  4453. #define RTC_CR_BKP_Pos (18U)
  4454. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  4455. #define RTC_CR_BKP RTC_CR_BKP_Msk
  4456. #define RTC_CR_SUB1H_Pos (17U)
  4457. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  4458. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  4459. #define RTC_CR_ADD1H_Pos (16U)
  4460. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  4461. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  4462. #define RTC_CR_TSIE_Pos (15U)
  4463. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  4464. #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< Timestamp interrupt enable > */
  4465. #define RTC_CR_WUTIE_Pos (14U)
  4466. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  4467. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< Wakeup timer interrupt enable > */
  4468. #define RTC_CR_ALRBIE_Pos (13U)
  4469. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  4470. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  4471. #define RTC_CR_ALRAIE_Pos (12U)
  4472. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  4473. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  4474. #define RTC_CR_TSE_Pos (11U)
  4475. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  4476. #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< timestamp enable > */
  4477. #define RTC_CR_WUTE_Pos (10U)
  4478. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  4479. #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< Wakeup timer enable > */
  4480. #define RTC_CR_ALRBE_Pos (9U)
  4481. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  4482. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  4483. #define RTC_CR_ALRAE_Pos (8U)
  4484. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  4485. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  4486. #define RTC_CR_FMT_Pos (6U)
  4487. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  4488. #define RTC_CR_FMT RTC_CR_FMT_Msk
  4489. #define RTC_CR_BYPSHAD_Pos (5U)
  4490. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  4491. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  4492. #define RTC_CR_REFCKON_Pos (4U)
  4493. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  4494. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  4495. #define RTC_CR_TSEDGE_Pos (3U)
  4496. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  4497. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< Timestamp event active edge > */
  4498. #define RTC_CR_WUCKSEL_Pos (0U)
  4499. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  4500. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< Wakeup clock selection > */
  4501. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  4502. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  4503. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  4504. /******************** Bits definition for RTC_WPR register ******************/
  4505. #define RTC_WPR_KEY_Pos (0U)
  4506. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  4507. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  4508. /******************** Bits definition for RTC_CALR register *****************/
  4509. #define RTC_CALR_CALP_Pos (15U)
  4510. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  4511. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  4512. #define RTC_CALR_CALW8_Pos (14U)
  4513. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  4514. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  4515. #define RTC_CALR_CALW16_Pos (13U)
  4516. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  4517. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  4518. #define RTC_CALR_CALM_Pos (0U)
  4519. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  4520. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  4521. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  4522. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  4523. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  4524. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  4525. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  4526. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  4527. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  4528. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  4529. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  4530. /******************** Bits definition for RTC_SHIFTR register ***************/
  4531. #define RTC_SHIFTR_SUBFS_Pos (0U)
  4532. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  4533. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  4534. #define RTC_SHIFTR_ADD1S_Pos (31U)
  4535. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  4536. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  4537. /******************** Bits definition for RTC_TSTR register *****************/
  4538. #define RTC_TSTR_PM_Pos (22U)
  4539. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  4540. #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< AM-PM notation > */
  4541. #define RTC_TSTR_HT_Pos (20U)
  4542. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  4543. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  4544. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  4545. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  4546. #define RTC_TSTR_HU_Pos (16U)
  4547. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  4548. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  4549. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  4550. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  4551. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  4552. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  4553. #define RTC_TSTR_MNT_Pos (12U)
  4554. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  4555. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  4556. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  4557. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  4558. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  4559. #define RTC_TSTR_MNU_Pos (8U)
  4560. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  4561. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  4562. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  4563. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  4564. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  4565. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  4566. #define RTC_TSTR_ST_Pos (4U)
  4567. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  4568. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  4569. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  4570. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  4571. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  4572. #define RTC_TSTR_SU_Pos (0U)
  4573. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  4574. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  4575. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  4576. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  4577. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  4578. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  4579. /******************** Bits definition for RTC_TSDR register *****************/
  4580. #define RTC_TSDR_WDU_Pos (13U)
  4581. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  4582. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< Week day units > */
  4583. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  4584. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  4585. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  4586. #define RTC_TSDR_MT_Pos (12U)
  4587. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  4588. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  4589. #define RTC_TSDR_MU_Pos (8U)
  4590. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  4591. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  4592. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  4593. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  4594. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  4595. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  4596. #define RTC_TSDR_DT_Pos (4U)
  4597. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  4598. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  4599. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  4600. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  4601. #define RTC_TSDR_DU_Pos (0U)
  4602. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  4603. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  4604. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  4605. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  4606. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  4607. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  4608. /******************** Bits definition for RTC_TSSSR register ****************/
  4609. #define RTC_TSSSR_SS_Pos (0U)
  4610. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  4611. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk /*!< Sub second value > */
  4612. /******************** Bits definition for RTC_ALRMAR register ***************/
  4613. #define RTC_ALRMAR_MSK4_Pos (31U)
  4614. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  4615. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  4616. #define RTC_ALRMAR_WDSEL_Pos (30U)
  4617. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  4618. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  4619. #define RTC_ALRMAR_DT_Pos (28U)
  4620. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  4621. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  4622. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  4623. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  4624. #define RTC_ALRMAR_DU_Pos (24U)
  4625. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  4626. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  4627. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  4628. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  4629. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  4630. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  4631. #define RTC_ALRMAR_MSK3_Pos (23U)
  4632. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  4633. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  4634. #define RTC_ALRMAR_PM_Pos (22U)
  4635. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  4636. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  4637. #define RTC_ALRMAR_HT_Pos (20U)
  4638. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  4639. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  4640. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  4641. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  4642. #define RTC_ALRMAR_HU_Pos (16U)
  4643. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  4644. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  4645. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  4646. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  4647. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  4648. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  4649. #define RTC_ALRMAR_MSK2_Pos (15U)
  4650. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  4651. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  4652. #define RTC_ALRMAR_MNT_Pos (12U)
  4653. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  4654. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  4655. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  4656. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  4657. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  4658. #define RTC_ALRMAR_MNU_Pos (8U)
  4659. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  4660. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  4661. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  4662. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  4663. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  4664. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  4665. #define RTC_ALRMAR_MSK1_Pos (7U)
  4666. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  4667. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  4668. #define RTC_ALRMAR_ST_Pos (4U)
  4669. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  4670. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  4671. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  4672. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  4673. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  4674. #define RTC_ALRMAR_SU_Pos (0U)
  4675. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  4676. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  4677. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  4678. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  4679. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  4680. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  4681. /******************** Bits definition for RTC_ALRMASSR register *************/
  4682. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  4683. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  4684. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  4685. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  4686. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  4687. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  4688. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  4689. #define RTC_ALRMASSR_SS_Pos (0U)
  4690. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  4691. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  4692. /******************** Bits definition for RTC_ALRMBR register ***************/
  4693. #define RTC_ALRMBR_MSK4_Pos (31U)
  4694. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  4695. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  4696. #define RTC_ALRMBR_WDSEL_Pos (30U)
  4697. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  4698. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  4699. #define RTC_ALRMBR_DT_Pos (28U)
  4700. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  4701. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  4702. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  4703. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  4704. #define RTC_ALRMBR_DU_Pos (24U)
  4705. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  4706. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  4707. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  4708. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  4709. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  4710. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  4711. #define RTC_ALRMBR_MSK3_Pos (23U)
  4712. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  4713. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  4714. #define RTC_ALRMBR_PM_Pos (22U)
  4715. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  4716. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  4717. #define RTC_ALRMBR_HT_Pos (20U)
  4718. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  4719. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  4720. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  4721. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  4722. #define RTC_ALRMBR_HU_Pos (16U)
  4723. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  4724. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  4725. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  4726. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  4727. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  4728. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  4729. #define RTC_ALRMBR_MSK2_Pos (15U)
  4730. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  4731. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  4732. #define RTC_ALRMBR_MNT_Pos (12U)
  4733. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  4734. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  4735. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  4736. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  4737. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  4738. #define RTC_ALRMBR_MNU_Pos (8U)
  4739. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  4740. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  4741. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  4742. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  4743. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  4744. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  4745. #define RTC_ALRMBR_MSK1_Pos (7U)
  4746. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  4747. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  4748. #define RTC_ALRMBR_ST_Pos (4U)
  4749. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  4750. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  4751. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  4752. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  4753. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  4754. #define RTC_ALRMBR_SU_Pos (0U)
  4755. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  4756. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  4757. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  4758. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  4759. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  4760. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  4761. /******************** Bits definition for RTC_ALRMASSR register *************/
  4762. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  4763. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  4764. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  4765. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  4766. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  4767. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  4768. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  4769. #define RTC_ALRMBSSR_SS_Pos (0U)
  4770. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  4771. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  4772. /******************** Bits definition for RTC_SR register *******************/
  4773. #define RTC_SR_ITSF_Pos (5U)
  4774. #define RTC_SR_ITSF_Msk (0x1UL << RTC_SR_ITSF_Pos) /*!< 0x00000020 */
  4775. #define RTC_SR_ITSF RTC_SR_ITSF_Msk
  4776. #define RTC_SR_TSOVF_Pos (4U)
  4777. #define RTC_SR_TSOVF_Msk (0x1UL << RTC_SR_TSOVF_Pos) /*!< 0x00000010 */
  4778. #define RTC_SR_TSOVF RTC_SR_TSOVF_Msk /*!< Timestamp overflow flag > */
  4779. #define RTC_SR_TSF_Pos (3U)
  4780. #define RTC_SR_TSF_Msk (0x1UL << RTC_SR_TSF_Pos) /*!< 0x00000008 */
  4781. #define RTC_SR_TSF RTC_SR_TSF_Msk /*!< Timestamp flag > */
  4782. #define RTC_SR_WUTF_Pos (2U)
  4783. #define RTC_SR_WUTF_Msk (0x1UL << RTC_SR_WUTF_Pos) /*!< 0x00000004 */
  4784. #define RTC_SR_WUTF RTC_SR_WUTF_Msk /*!< Wakeup timer flag > */
  4785. #define RTC_SR_ALRBF_Pos (1U)
  4786. #define RTC_SR_ALRBF_Msk (0x1UL << RTC_SR_ALRBF_Pos) /*!< 0x00000002 */
  4787. #define RTC_SR_ALRBF RTC_SR_ALRBF_Msk
  4788. #define RTC_SR_ALRAF_Pos (0U)
  4789. #define RTC_SR_ALRAF_Msk (0x1UL << RTC_SR_ALRAF_Pos) /*!< 0x00000001 */
  4790. #define RTC_SR_ALRAF RTC_SR_ALRAF_Msk
  4791. /******************** Bits definition for RTC_MISR register *****************/
  4792. #define RTC_MISR_ITSMF_Pos (5U)
  4793. #define RTC_MISR_ITSMF_Msk (0x1UL << RTC_MISR_ITSMF_Pos) /*!< 0x00000020 */
  4794. #define RTC_MISR_ITSMF RTC_MISR_ITSMF_Msk
  4795. #define RTC_MISR_TSOVMF_Pos (4U)
  4796. #define RTC_MISR_TSOVMF_Msk (0x1UL << RTC_MISR_TSOVMF_Pos) /*!< 0x00000010 */
  4797. #define RTC_MISR_TSOVMF RTC_MISR_TSOVMF_Msk /*!< Timestamp overflow masked flag > */
  4798. #define RTC_MISR_TSMF_Pos (3U)
  4799. #define RTC_MISR_TSMF_Msk (0x1UL << RTC_MISR_TSMF_Pos) /*!< 0x00000008 */
  4800. #define RTC_MISR_TSMF RTC_MISR_TSMF_Msk /*!< Timestamp masked flag > */
  4801. #define RTC_MISR_WUTMF_Pos (2U)
  4802. #define RTC_MISR_WUTMF_Msk (0x1UL << RTC_MISR_WUTMF_Pos) /*!< 0x00000004 */
  4803. #define RTC_MISR_WUTMF RTC_MISR_WUTMF_Msk /*!< Wakeup timer masked flag > */
  4804. #define RTC_MISR_ALRBMF_Pos (1U)
  4805. #define RTC_MISR_ALRBMF_Msk (0x1UL << RTC_MISR_ALRBMF_Pos) /*!< 0x00000002 */
  4806. #define RTC_MISR_ALRBMF RTC_MISR_ALRBMF_Msk
  4807. #define RTC_MISR_ALRAMF_Pos (0U)
  4808. #define RTC_MISR_ALRAMF_Msk (0x1UL << RTC_MISR_ALRAMF_Pos) /*!< 0x00000001 */
  4809. #define RTC_MISR_ALRAMF RTC_MISR_ALRAMF_Msk
  4810. /******************** Bits definition for RTC_SCR register ******************/
  4811. #define RTC_SCR_CITSF_Pos (5U)
  4812. #define RTC_SCR_CITSF_Msk (0x1UL << RTC_SCR_CITSF_Pos) /*!< 0x00000020 */
  4813. #define RTC_SCR_CITSF RTC_SCR_CITSF_Msk
  4814. #define RTC_SCR_CTSOVF_Pos (4U)
  4815. #define RTC_SCR_CTSOVF_Msk (0x1UL << RTC_SCR_CTSOVF_Pos) /*!< 0x00000010 */
  4816. #define RTC_SCR_CTSOVF RTC_SCR_CTSOVF_Msk /*!< Clear timestamp overflow flag > */
  4817. #define RTC_SCR_CTSF_Pos (3U)
  4818. #define RTC_SCR_CTSF_Msk (0x1UL << RTC_SCR_CTSF_Pos) /*!< 0x00000008 */
  4819. #define RTC_SCR_CTSF RTC_SCR_CTSF_Msk /*!< Clear timestamp flag > */
  4820. #define RTC_SCR_CWUTF_Pos (2U)
  4821. #define RTC_SCR_CWUTF_Msk (0x1UL << RTC_SCR_CWUTF_Pos) /*!< 0x00000004 */
  4822. #define RTC_SCR_CWUTF RTC_SCR_CWUTF_Msk /*!< Clear wakeup timer flag > */
  4823. #define RTC_SCR_CALRBF_Pos (1U)
  4824. #define RTC_SCR_CALRBF_Msk (0x1UL << RTC_SCR_CALRBF_Pos) /*!< 0x00000002 */
  4825. #define RTC_SCR_CALRBF RTC_SCR_CALRBF_Msk
  4826. #define RTC_SCR_CALRAF_Pos (0U)
  4827. #define RTC_SCR_CALRAF_Msk (0x1UL << RTC_SCR_CALRAF_Pos) /*!< 0x00000001 */
  4828. #define RTC_SCR_CALRAF RTC_SCR_CALRAF_Msk
  4829. /******************************************************************************/
  4830. /* */
  4831. /* Tamper and backup register (TAMP) */
  4832. /* */
  4833. /******************************************************************************/
  4834. /******************** Bits definition for TAMP_CR1 register *****************/
  4835. #define TAMP_CR1_TAMP1E_Pos (0U)
  4836. #define TAMP_CR1_TAMP1E_Msk (0x1UL << TAMP_CR1_TAMP1E_Pos) /*!< 0x00000001 */
  4837. #define TAMP_CR1_TAMP1E TAMP_CR1_TAMP1E_Msk
  4838. #define TAMP_CR1_TAMP2E_Pos (1U)
  4839. #define TAMP_CR1_TAMP2E_Msk (0x1UL << TAMP_CR1_TAMP2E_Pos) /*!< 0x00000002 */
  4840. #define TAMP_CR1_TAMP2E TAMP_CR1_TAMP2E_Msk
  4841. #define TAMP_CR1_ITAMP3E_Pos (18U)
  4842. #define TAMP_CR1_ITAMP3E_Msk (0x1UL << TAMP_CR1_ITAMP3E_Pos) /*!< 0x00040000 */
  4843. #define TAMP_CR1_ITAMP3E TAMP_CR1_ITAMP3E_Msk
  4844. #define TAMP_CR1_ITAMP4E_Pos (19U)
  4845. #define TAMP_CR1_ITAMP4E_Msk (0x1UL << TAMP_CR1_ITAMP4E_Pos) /*!< 0x00080000 */
  4846. #define TAMP_CR1_ITAMP4E TAMP_CR1_ITAMP4E_Msk
  4847. #define TAMP_CR1_ITAMP5E_Pos (20U)
  4848. #define TAMP_CR1_ITAMP5E_Msk (0x1UL << TAMP_CR1_ITAMP5E_Pos) /*!< 0x00100000 */
  4849. #define TAMP_CR1_ITAMP5E TAMP_CR1_ITAMP5E_Msk
  4850. #define TAMP_CR1_ITAMP6E_Pos (21U)
  4851. #define TAMP_CR1_ITAMP6E_Msk (0x1UL << TAMP_CR1_ITAMP6E_Pos) /*!< 0x00200000 */
  4852. #define TAMP_CR1_ITAMP6E TAMP_CR1_ITAMP6E_Msk
  4853. /******************** Bits definition for TAMP_CR2 register *****************/
  4854. #define TAMP_CR2_TAMP1NOERASE_Pos (0U)
  4855. #define TAMP_CR2_TAMP1NOERASE_Msk (0x1UL << TAMP_CR2_TAMP1NOERASE_Pos) /*!< 0x00000001 */
  4856. #define TAMP_CR2_TAMP1NOERASE TAMP_CR2_TAMP1NOERASE_Msk
  4857. #define TAMP_CR2_TAMP2NOERASE_Pos (1U)
  4858. #define TAMP_CR2_TAMP2NOERASE_Msk (0x1UL << TAMP_CR2_TAMP2NOERASE_Pos) /*!< 0x00000002 */
  4859. #define TAMP_CR2_TAMP2NOERASE TAMP_CR2_TAMP2NOERASE_Msk
  4860. #define TAMP_CR2_TAMP1MSK_Pos (16U)
  4861. #define TAMP_CR2_TAMP1MSK_Msk (0x1UL << TAMP_CR2_TAMP1MSK_Pos) /*!< 0x00010000 */
  4862. #define TAMP_CR2_TAMP1MSK TAMP_CR2_TAMP1MSK_Msk
  4863. #define TAMP_CR2_TAMP2MSK_Pos (17U)
  4864. #define TAMP_CR2_TAMP2MSK_Msk (0x1UL << TAMP_CR2_TAMP2MSK_Pos) /*!< 0x00020000 */
  4865. #define TAMP_CR2_TAMP2MSK TAMP_CR2_TAMP2MSK_Msk
  4866. #define TAMP_CR2_TAMP1TRG_Pos (24U)
  4867. #define TAMP_CR2_TAMP1TRG_Msk (0x1UL << TAMP_CR2_TAMP1TRG_Pos) /*!< 0x01000000 */
  4868. #define TAMP_CR2_TAMP1TRG TAMP_CR2_TAMP1TRG_Msk
  4869. #define TAMP_CR2_TAMP2TRG_Pos (25U)
  4870. #define TAMP_CR2_TAMP2TRG_Msk (0x1UL << TAMP_CR2_TAMP2TRG_Pos) /*!< 0x02000000 */
  4871. #define TAMP_CR2_TAMP2TRG TAMP_CR2_TAMP2TRG_Msk
  4872. /******************** Bits definition for TAMP_FLTCR register ***************/
  4873. #define TAMP_FLTCR_TAMPFREQ_0 0x00000001U
  4874. #define TAMP_FLTCR_TAMPFREQ_1 0x00000002U
  4875. #define TAMP_FLTCR_TAMPFREQ_2 0x00000004U
  4876. #define TAMP_FLTCR_TAMPFREQ_Pos (0U)
  4877. #define TAMP_FLTCR_TAMPFREQ_Msk (0x7UL << TAMP_FLTCR_TAMPFREQ_Pos) /*!< 0x00000007 */
  4878. #define TAMP_FLTCR_TAMPFREQ TAMP_FLTCR_TAMPFREQ_Msk
  4879. #define TAMP_FLTCR_TAMPFLT_0 0x00000008U
  4880. #define TAMP_FLTCR_TAMPFLT_1 0x00000010U
  4881. #define TAMP_FLTCR_TAMPFLT_Pos (3U)
  4882. #define TAMP_FLTCR_TAMPFLT_Msk (0x3UL << TAMP_FLTCR_TAMPFLT_Pos) /*!< 0x00000018 */
  4883. #define TAMP_FLTCR_TAMPFLT TAMP_FLTCR_TAMPFLT_Msk
  4884. #define TAMP_FLTCR_TAMPPRCH_0 0x00000020U
  4885. #define TAMP_FLTCR_TAMPPRCH_1 0x00000040U
  4886. #define TAMP_FLTCR_TAMPPRCH_Pos (5U)
  4887. #define TAMP_FLTCR_TAMPPRCH_Msk (0x3UL << TAMP_FLTCR_TAMPPRCH_Pos) /*!< 0x00000060 */
  4888. #define TAMP_FLTCR_TAMPPRCH TAMP_FLTCR_TAMPPRCH_Msk
  4889. #define TAMP_FLTCR_TAMPPUDIS_Pos (7U)
  4890. #define TAMP_FLTCR_TAMPPUDIS_Msk (0x1UL << TAMP_FLTCR_TAMPPUDIS_Pos) /*!< 0x00000080 */
  4891. #define TAMP_FLTCR_TAMPPUDIS TAMP_FLTCR_TAMPPUDIS_Msk
  4892. /******************** Bits definition for TAMP_IER register *****************/
  4893. #define TAMP_IER_TAMP1IE_Pos (0U)
  4894. #define TAMP_IER_TAMP1IE_Msk (0x1UL << TAMP_IER_TAMP1IE_Pos) /*!< 0x00000001 */
  4895. #define TAMP_IER_TAMP1IE TAMP_IER_TAMP1IE_Msk
  4896. #define TAMP_IER_TAMP2IE_Pos (1U)
  4897. #define TAMP_IER_TAMP2IE_Msk (0x1UL << TAMP_IER_TAMP2IE_Pos) /*!< 0x00000002 */
  4898. #define TAMP_IER_TAMP2IE TAMP_IER_TAMP2IE_Msk
  4899. #define TAMP_IER_ITAMP3IE_Pos (18U)
  4900. #define TAMP_IER_ITAMP3IE_Msk (0x1UL << TAMP_IER_ITAMP3IE_Pos) /*!< 0x00040000 */
  4901. #define TAMP_IER_ITAMP3IE TAMP_IER_ITAMP3IE_Msk
  4902. #define TAMP_IER_ITAMP4IE_Pos (19U)
  4903. #define TAMP_IER_ITAMP4IE_Msk (0x1UL << TAMP_IER_ITAMP4IE_Pos) /*!< 0x00080000 */
  4904. #define TAMP_IER_ITAMP4IE TAMP_IER_ITAMP4IE_Msk
  4905. #define TAMP_IER_ITAMP5IE_Pos (20U)
  4906. #define TAMP_IER_ITAMP5IE_Msk (0x1UL << TAMP_IER_ITAMP5IE_Pos) /*!< 0x00100000 */
  4907. #define TAMP_IER_ITAMP5IE TAMP_IER_ITAMP5IE_Msk
  4908. #define TAMP_IER_ITAMP6IE_Pos (21U)
  4909. #define TAMP_IER_ITAMP6IE_Msk (0x1UL << TAMP_IER_ITAMP6IE_Pos) /*!< 0x00200000 */
  4910. #define TAMP_IER_ITAMP6IE TAMP_IER_ITAMP6IE_Msk
  4911. /******************** Bits definition for TAMP_SR register ******************/
  4912. #define TAMP_SR_TAMP1F_Pos (0U)
  4913. #define TAMP_SR_TAMP1F_Msk (0x1UL << TAMP_SR_TAMP1F_Pos) /*!< 0x00000001 */
  4914. #define TAMP_SR_TAMP1F TAMP_SR_TAMP1F_Msk
  4915. #define TAMP_SR_TAMP2F_Pos (1U)
  4916. #define TAMP_SR_TAMP2F_Msk (0x1UL << TAMP_SR_TAMP2F_Pos) /*!< 0x00000002 */
  4917. #define TAMP_SR_TAMP2F TAMP_SR_TAMP2F_Msk
  4918. #define TAMP_SR_ITAMP3F_Pos (18U)
  4919. #define TAMP_SR_ITAMP3F_Msk (0x1UL << TAMP_SR_ITAMP3F_Pos) /*!< 0x00040000 */
  4920. #define TAMP_SR_ITAMP3F TAMP_SR_ITAMP3F_Msk
  4921. #define TAMP_SR_ITAMP4F_Pos (19U)
  4922. #define TAMP_SR_ITAMP4F_Msk (0x1UL << TAMP_SR_ITAMP4F_Pos) /*!< 0x00080000 */
  4923. #define TAMP_SR_ITAMP4F TAMP_SR_ITAMP4F_Msk
  4924. #define TAMP_SR_ITAMP5F_Pos (20U)
  4925. #define TAMP_SR_ITAMP5F_Msk (0x1UL << TAMP_SR_ITAMP5F_Pos) /*!< 0x00100000 */
  4926. #define TAMP_SR_ITAMP5F TAMP_SR_ITAMP5F_Msk
  4927. #define TAMP_SR_ITAMP6F_Pos (21U)
  4928. #define TAMP_SR_ITAMP6F_Msk (0x1UL << TAMP_SR_ITAMP6F_Pos) /*!< 0x00200000 */
  4929. #define TAMP_SR_ITAMP6F TAMP_SR_ITAMP6F_Msk
  4930. /******************** Bits definition for TAMP_MISR register ****************/
  4931. #define TAMP_MISR_TAMP1MF_Pos (0U)
  4932. #define TAMP_MISR_TAMP1MF_Msk (0x1UL << TAMP_MISR_TAMP1MF_Pos) /*!< 0x00000001 */
  4933. #define TAMP_MISR_TAMP1MF TAMP_MISR_TAMP1MF_Msk
  4934. #define TAMP_MISR_TAMP2MF_Pos (1U)
  4935. #define TAMP_MISR_TAMP2MF_Msk (0x1UL << TAMP_MISR_TAMP2MF_Pos) /*!< 0x00000002 */
  4936. #define TAMP_MISR_TAMP2MF TAMP_MISR_TAMP2MF_Msk
  4937. #define TAMP_MISR_ITAMP3MF_Pos (18U)
  4938. #define TAMP_MISR_ITAMP3MF_Msk (0x1UL << TAMP_MISR_ITAMP3MF_Pos) /*!< 0x00040000 */
  4939. #define TAMP_MISR_ITAMP3MF TAMP_MISR_ITAMP3MF_Msk
  4940. #define TAMP_MISR_ITAMP4MF_Pos (19U)
  4941. #define TAMP_MISR_ITAMP4MF_Msk (0x1UL << TAMP_MISR_ITAMP4MF_Pos) /*!< 0x00080000 */
  4942. #define TAMP_MISR_ITAMP4MF TAMP_MISR_ITAMP4MF_Msk
  4943. #define TAMP_MISR_ITAMP5MF_Pos (20U)
  4944. #define TAMP_MISR_ITAMP5MF_Msk (0x1UL << TAMP_MISR_ITAMP5MF_Pos) /*!< 0x00100000 */
  4945. #define TAMP_MISR_ITAMP5MF TAMP_MISR_ITAMP5MF_Msk
  4946. #define TAMP_MISR_ITAMP6MF_Pos (21U)
  4947. #define TAMP_MISR_ITAMP6MF_Msk (0x1UL << TAMP_MISR_ITAMP6MF_Pos) /*!< 0x00200000 */
  4948. #define TAMP_MISR_ITAMP6MF TAMP_MISR_ITAMP6MF_Msk
  4949. /******************** Bits definition for TAMP_SCR register *****************/
  4950. #define TAMP_SCR_CTAMP1F_Pos (0U)
  4951. #define TAMP_SCR_CTAMP1F_Msk (0x1UL << TAMP_SCR_CTAMP1F_Pos) /*!< 0x00000001 */
  4952. #define TAMP_SCR_CTAMP1F TAMP_SCR_CTAMP1F_Msk
  4953. #define TAMP_SCR_CTAMP2F_Pos (1U)
  4954. #define TAMP_SCR_CTAMP2F_Msk (0x1UL << TAMP_SCR_CTAMP2F_Pos) /*!< 0x00000002 */
  4955. #define TAMP_SCR_CTAMP2F TAMP_SCR_CTAMP2F_Msk
  4956. #define TAMP_SCR_CITAMP3F_Pos (18U)
  4957. #define TAMP_SCR_CITAMP3F_Msk (0x1UL << TAMP_SCR_CITAMP3F_Pos) /*!< 0x00040000 */
  4958. #define TAMP_SCR_CITAMP3F TAMP_SCR_CITAMP3F_Msk
  4959. #define TAMP_SCR_CITAMP4F_Pos (19U)
  4960. #define TAMP_SCR_CITAMP4F_Msk (0x1UL << TAMP_SCR_CITAMP4F_Pos) /*!< 0x00080000 */
  4961. #define TAMP_SCR_CITAMP4F TAMP_SCR_CITAMP4F_Msk
  4962. #define TAMP_SCR_CITAMP5F_Pos (20U)
  4963. #define TAMP_SCR_CITAMP5F_Msk (0x1UL << TAMP_SCR_CITAMP5F_Pos) /*!< 0x00100000 */
  4964. #define TAMP_SCR_CITAMP5F TAMP_SCR_CITAMP5F_Msk
  4965. #define TAMP_SCR_CITAMP6F_Pos (21U)
  4966. #define TAMP_SCR_CITAMP6F_Msk (0x1UL << TAMP_SCR_CITAMP6F_Pos) /*!< 0x00200000 */
  4967. #define TAMP_SCR_CITAMP6F TAMP_SCR_CITAMP6F_Msk
  4968. /******************** Bits definition for TAMP_BKP0R register ***************/
  4969. #define TAMP_BKP0R_Pos (0U)
  4970. #define TAMP_BKP0R_Msk (0xFFFFFFFFUL << TAMP_BKP0R_Pos) /*!< 0xFFFFFFFF */
  4971. #define TAMP_BKP0R TAMP_BKP0R_Msk
  4972. /******************** Bits definition for TAMP_BKP1R register ***************/
  4973. #define TAMP_BKP1R_Pos (0U)
  4974. #define TAMP_BKP1R_Msk (0xFFFFFFFFUL << TAMP_BKP1R_Pos) /*!< 0xFFFFFFFF */
  4975. #define TAMP_BKP1R TAMP_BKP1R_Msk
  4976. /******************** Bits definition for TAMP_BKP2R register ***************/
  4977. #define TAMP_BKP2R_Pos (0U)
  4978. #define TAMP_BKP2R_Msk (0xFFFFFFFFUL << TAMP_BKP2R_Pos) /*!< 0xFFFFFFFF */
  4979. #define TAMP_BKP2R TAMP_BKP2R_Msk
  4980. /******************** Bits definition for TAMP_BKP3R register ***************/
  4981. #define TAMP_BKP3R_Pos (0U)
  4982. #define TAMP_BKP3R_Msk (0xFFFFFFFFUL << TAMP_BKP3R_Pos) /*!< 0xFFFFFFFF */
  4983. #define TAMP_BKP3R TAMP_BKP3R_Msk
  4984. /******************** Bits definition for TAMP_BKP4R register ***************/
  4985. #define TAMP_BKP4R_Pos (0U)
  4986. #define TAMP_BKP4R_Msk (0xFFFFFFFFUL << TAMP_BKP4R_Pos) /*!< 0xFFFFFFFF */
  4987. #define TAMP_BKP4R TAMP_BKP4R_Msk
  4988. /******************************************************************************/
  4989. /* */
  4990. /* Serial Peripheral Interface (SPI) */
  4991. /* */
  4992. /******************************************************************************/
  4993. /*
  4994. * @brief Specific device feature definitions (not present on all devices in the STM32G0 series)
  4995. */
  4996. #define SPI_I2S_SUPPORT /*!< I2S support */
  4997. /******************* Bit definition for SPI_CR1 register ********************/
  4998. #define SPI_CR1_CPHA_Pos (0U)
  4999. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  5000. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  5001. #define SPI_CR1_CPOL_Pos (1U)
  5002. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  5003. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  5004. #define SPI_CR1_MSTR_Pos (2U)
  5005. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  5006. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  5007. #define SPI_CR1_BR_Pos (3U)
  5008. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  5009. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  5010. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  5011. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  5012. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  5013. #define SPI_CR1_SPE_Pos (6U)
  5014. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  5015. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  5016. #define SPI_CR1_LSBFIRST_Pos (7U)
  5017. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  5018. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  5019. #define SPI_CR1_SSI_Pos (8U)
  5020. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  5021. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  5022. #define SPI_CR1_SSM_Pos (9U)
  5023. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  5024. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  5025. #define SPI_CR1_RXONLY_Pos (10U)
  5026. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  5027. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  5028. #define SPI_CR1_CRCL_Pos (11U)
  5029. #define SPI_CR1_CRCL_Msk (0x1UL << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  5030. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  5031. #define SPI_CR1_CRCNEXT_Pos (12U)
  5032. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  5033. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  5034. #define SPI_CR1_CRCEN_Pos (13U)
  5035. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  5036. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  5037. #define SPI_CR1_BIDIOE_Pos (14U)
  5038. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  5039. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  5040. #define SPI_CR1_BIDIMODE_Pos (15U)
  5041. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  5042. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  5043. /******************* Bit definition for SPI_CR2 register ********************/
  5044. #define SPI_CR2_RXDMAEN_Pos (0U)
  5045. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  5046. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  5047. #define SPI_CR2_TXDMAEN_Pos (1U)
  5048. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  5049. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  5050. #define SPI_CR2_SSOE_Pos (2U)
  5051. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  5052. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  5053. #define SPI_CR2_NSSP_Pos (3U)
  5054. #define SPI_CR2_NSSP_Msk (0x1UL << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  5055. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  5056. #define SPI_CR2_FRF_Pos (4U)
  5057. #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  5058. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  5059. #define SPI_CR2_ERRIE_Pos (5U)
  5060. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  5061. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  5062. #define SPI_CR2_RXNEIE_Pos (6U)
  5063. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  5064. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  5065. #define SPI_CR2_TXEIE_Pos (7U)
  5066. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  5067. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  5068. #define SPI_CR2_DS_Pos (8U)
  5069. #define SPI_CR2_DS_Msk (0xFUL << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  5070. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  5071. #define SPI_CR2_DS_0 (0x1UL << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  5072. #define SPI_CR2_DS_1 (0x2UL << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  5073. #define SPI_CR2_DS_2 (0x4UL << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  5074. #define SPI_CR2_DS_3 (0x8UL << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  5075. #define SPI_CR2_FRXTH_Pos (12U)
  5076. #define SPI_CR2_FRXTH_Msk (0x1UL << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  5077. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  5078. #define SPI_CR2_LDMARX_Pos (13U)
  5079. #define SPI_CR2_LDMARX_Msk (0x1UL << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  5080. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  5081. #define SPI_CR2_LDMATX_Pos (14U)
  5082. #define SPI_CR2_LDMATX_Msk (0x1UL << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  5083. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  5084. /******************** Bit definition for SPI_SR register ********************/
  5085. #define SPI_SR_RXNE_Pos (0U)
  5086. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  5087. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  5088. #define SPI_SR_TXE_Pos (1U)
  5089. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  5090. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  5091. #define SPI_SR_CHSIDE_Pos (2U)
  5092. #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  5093. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  5094. #define SPI_SR_UDR_Pos (3U)
  5095. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  5096. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  5097. #define SPI_SR_CRCERR_Pos (4U)
  5098. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  5099. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  5100. #define SPI_SR_MODF_Pos (5U)
  5101. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  5102. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  5103. #define SPI_SR_OVR_Pos (6U)
  5104. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  5105. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  5106. #define SPI_SR_BSY_Pos (7U)
  5107. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  5108. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  5109. #define SPI_SR_FRE_Pos (8U)
  5110. #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  5111. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  5112. #define SPI_SR_FRLVL_Pos (9U)
  5113. #define SPI_SR_FRLVL_Msk (0x3UL << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  5114. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  5115. #define SPI_SR_FRLVL_0 (0x1UL << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  5116. #define SPI_SR_FRLVL_1 (0x2UL << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  5117. #define SPI_SR_FTLVL_Pos (11U)
  5118. #define SPI_SR_FTLVL_Msk (0x3UL << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  5119. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  5120. #define SPI_SR_FTLVL_0 (0x1UL << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  5121. #define SPI_SR_FTLVL_1 (0x2UL << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  5122. /******************** Bit definition for SPI_DR register ********************/
  5123. #define SPI_DR_DR_Pos (0U)
  5124. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  5125. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  5126. /******************* Bit definition for SPI_CRCPR register ******************/
  5127. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  5128. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  5129. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  5130. /****************** Bit definition for SPI_RXCRCR register ******************/
  5131. #define SPI_RXCRCR_RXCRC_Pos (0U)
  5132. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  5133. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  5134. /****************** Bit definition for SPI_TXCRCR register ******************/
  5135. #define SPI_TXCRCR_TXCRC_Pos (0U)
  5136. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  5137. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  5138. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5139. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  5140. #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  5141. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  5142. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  5143. #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  5144. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5145. #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  5146. #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  5147. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  5148. #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  5149. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  5150. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  5151. #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  5152. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5153. #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  5154. #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  5155. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  5156. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  5157. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  5158. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  5159. #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  5160. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5161. #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  5162. #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  5163. #define SPI_I2SCFGR_I2SE_Pos (10U)
  5164. #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  5165. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  5166. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  5167. #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  5168. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  5169. #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
  5170. #define SPI_I2SCFGR_ASTRTEN_Msk (0x1UL << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */
  5171. #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */
  5172. /****************** Bit definition for SPI_I2SPR register *******************/
  5173. #define SPI_I2SPR_I2SDIV_Pos (0U)
  5174. #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  5175. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  5176. #define SPI_I2SPR_ODD_Pos (8U)
  5177. #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  5178. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  5179. #define SPI_I2SPR_MCKOE_Pos (9U)
  5180. #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  5181. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  5182. /******************************************************************************/
  5183. /* */
  5184. /* SYSCFG */
  5185. /* */
  5186. /******************************************************************************/
  5187. #define SYSCFG_CDEN_SUPPORT
  5188. /***************** Bit definition for SYSCFG_CFGR1 register ****************/
  5189. #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
  5190. #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
  5191. #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  5192. #define SYSCFG_CFGR1_MEM_MODE_0 (0x1UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
  5193. #define SYSCFG_CFGR1_MEM_MODE_1 (0x2UL << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
  5194. #define SYSCFG_CFGR1_PA11_RMP_Pos (3U)
  5195. #define SYSCFG_CFGR1_PA11_RMP_Msk (0x1UL << SYSCFG_CFGR1_PA11_RMP_Pos) /*!< 0x00000008 */
  5196. #define SYSCFG_CFGR1_PA11_RMP SYSCFG_CFGR1_PA11_RMP_Msk /*!< PA11 Remap */
  5197. #define SYSCFG_CFGR1_PA12_RMP_Pos (4U)
  5198. #define SYSCFG_CFGR1_PA12_RMP_Msk (0x1UL << SYSCFG_CFGR1_PA12_RMP_Pos) /*!< 0x00000010 */
  5199. #define SYSCFG_CFGR1_PA12_RMP SYSCFG_CFGR1_PA12_RMP_Msk /*!< PA12 Remap */
  5200. #define SYSCFG_CFGR1_IR_POL_Pos (5U)
  5201. #define SYSCFG_CFGR1_IR_POL_Msk (0x1UL << SYSCFG_CFGR1_IR_POL_Pos) /*!< 0x00000020 */
  5202. #define SYSCFG_CFGR1_IR_POL SYSCFG_CFGR1_IR_POL_Msk /*!< IROut Polarity Selection */
  5203. #define SYSCFG_CFGR1_IR_MOD_Pos (6U)
  5204. #define SYSCFG_CFGR1_IR_MOD_Msk (0x3UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x000000C0 */
  5205. #define SYSCFG_CFGR1_IR_MOD SYSCFG_CFGR1_IR_MOD_Msk /*!< IRDA Modulation Envelope signal source selection */
  5206. #define SYSCFG_CFGR1_IR_MOD_0 (0x1UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000040 */
  5207. #define SYSCFG_CFGR1_IR_MOD_1 (0x2UL << SYSCFG_CFGR1_IR_MOD_Pos) /*!< 0x00000080 */
  5208. #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
  5209. #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1UL << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
  5210. #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
  5211. #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
  5212. #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
  5213. #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
  5214. #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
  5215. #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
  5216. #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
  5217. #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
  5218. #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
  5219. #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
  5220. #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
  5221. #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
  5222. #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
  5223. #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
  5224. #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
  5225. #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7 */
  5226. #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U)
  5227. #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
  5228. #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< Enable I2C2 Fast mode plus */
  5229. #define SYSCFG_CFGR1_I2C_PA9_FMP_Pos (22U)
  5230. #define SYSCFG_CFGR1_I2C_PA9_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA9_FMP_Pos) /*!< 0x00400000 */
  5231. #define SYSCFG_CFGR1_I2C_PA9_FMP SYSCFG_CFGR1_I2C_PA9_FMP_Msk /*!< Enable Fast Mode Plus on PA9 */
  5232. #define SYSCFG_CFGR1_I2C_PA10_FMP_Pos (23U)
  5233. #define SYSCFG_CFGR1_I2C_PA10_FMP_Msk (0x1UL << SYSCFG_CFGR1_I2C_PA10_FMP_Pos) /*!< 0x00800000 */
  5234. #define SYSCFG_CFGR1_I2C_PA10_FMP SYSCFG_CFGR1_I2C_PA10_FMP_Msk /*!< Enable Fast Mode Plus on PA10 */
  5235. /****************** Bit definition for SYSCFG_CFGR2 register ****************/
  5236. #define SYSCFG_CFGR2_CLL_Pos (0U)
  5237. #define SYSCFG_CFGR2_CLL_Msk (0x1UL << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
  5238. #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */
  5239. #define SYSCFG_CFGR2_SPL_Pos (1U)
  5240. #define SYSCFG_CFGR2_SPL_Msk (0x1UL << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
  5241. #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */
  5242. #define SYSCFG_CFGR2_ECCL_Pos (3U)
  5243. #define SYSCFG_CFGR2_ECCL_Msk (0x1UL << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
  5244. #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECCL */
  5245. #define SYSCFG_CFGR2_SPF_Pos (8U)
  5246. #define SYSCFG_CFGR2_SPF_Msk (0x1UL << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
  5247. #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity error flag */
  5248. #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SPF /*!< SRAM Parity error flag (define maintained for legacy purpose) */
  5249. #define SYSCFG_CFGR2_PA1_CDEN_Pos (16U)
  5250. #define SYSCFG_CFGR2_PA1_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA1_CDEN_Pos) /* 0x00010000 */
  5251. #define SYSCFG_CFGR2_PA1_CDEN SYSCFG_CFGR2_PA1_CDEN_Msk /*!< PA[1] Clamping Diode Enable */
  5252. #define SYSCFG_CFGR2_PA3_CDEN_Pos (17U)
  5253. #define SYSCFG_CFGR2_PA3_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA3_CDEN_Pos) /* 0x00020000 */
  5254. #define SYSCFG_CFGR2_PA3_CDEN SYSCFG_CFGR2_PA3_CDEN_Msk /*!< PA[3] Clamping Diode Enable */
  5255. #define SYSCFG_CFGR2_PA5_CDEN_Pos (18U)
  5256. #define SYSCFG_CFGR2_PA5_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA5_CDEN_Pos) /* 0x00040000 */
  5257. #define SYSCFG_CFGR2_PA5_CDEN SYSCFG_CFGR2_PA5_CDEN_Msk /*!< PA[5] Clamping Diode Enable */
  5258. #define SYSCFG_CFGR2_PA6_CDEN_Pos (19U)
  5259. #define SYSCFG_CFGR2_PA6_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA6_CDEN_Pos) /* 0x00080000 */
  5260. #define SYSCFG_CFGR2_PA6_CDEN SYSCFG_CFGR2_PA6_CDEN_Msk /*!< PA[6] Clamping Diode Enable */
  5261. #define SYSCFG_CFGR2_PA13_CDEN_Pos (20U)
  5262. #define SYSCFG_CFGR2_PA13_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PA13_CDEN_Pos) /* 0x00100000 */
  5263. #define SYSCFG_CFGR2_PA13_CDEN SYSCFG_CFGR2_PA13_CDEN_Msk /*!< PA[13] Clamping Diode Enable */
  5264. #define SYSCFG_CFGR2_PB0_CDEN_Pos (21U)
  5265. #define SYSCFG_CFGR2_PB0_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PB0_CDEN_Pos) /* 0x00200000 */
  5266. #define SYSCFG_CFGR2_PB0_CDEN SYSCFG_CFGR2_PB0_CDEN_Msk /*!< PB[0] Clamping Diode Enable */
  5267. #define SYSCFG_CFGR2_PB1_CDEN_Pos (22U)
  5268. #define SYSCFG_CFGR2_PB1_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PB1_CDEN_Pos) /* 0x00400000 */
  5269. #define SYSCFG_CFGR2_PB1_CDEN SYSCFG_CFGR2_PB1_CDEN_Msk /*!< PB[1] Clamping Diode Enable */
  5270. #define SYSCFG_CFGR2_PB2_CDEN_Pos (23U)
  5271. #define SYSCFG_CFGR2_PB2_CDEN_Msk (0x1UL << SYSCFG_CFGR2_PB2_CDEN_Pos) /* 0x00800000 */
  5272. #define SYSCFG_CFGR2_PB2_CDEN SYSCFG_CFGR2_PB2_CDEN_Msk /*!< PB[2] Clamping Diode Enable */
  5273. /***************** Bit definition for SYSCFG_ITLINEx ISR Wrapper register ****************/
  5274. #define SYSCFG_ITLINE0_SR_EWDG_Pos (0U)
  5275. #define SYSCFG_ITLINE0_SR_EWDG_Msk (0x1UL << SYSCFG_ITLINE0_SR_EWDG_Pos) /*!< 0x00000001 */
  5276. #define SYSCFG_ITLINE0_SR_EWDG SYSCFG_ITLINE0_SR_EWDG_Msk /*!< EWDG interrupt */
  5277. #define SYSCFG_ITLINE2_SR_TAMPER_Pos (0U)
  5278. #define SYSCFG_ITLINE2_SR_TAMPER_Msk (0x1UL << SYSCFG_ITLINE2_SR_TAMPER_Pos) /*!< 0x00000001 */
  5279. #define SYSCFG_ITLINE2_SR_TAMPER SYSCFG_ITLINE2_SR_TAMPER_Msk /*!< TAMPER -> exti[21] interrupt */
  5280. #define SYSCFG_ITLINE2_SR_RTC_Pos (1U)
  5281. #define SYSCFG_ITLINE2_SR_RTC_Msk (0x1UL << SYSCFG_ITLINE2_SR_RTC_Pos) /*!< 0x00000002 */
  5282. #define SYSCFG_ITLINE2_SR_RTC SYSCFG_ITLINE2_SR_RTC_Msk /*!< RTC -> exti[19] interrupt .... */
  5283. #define SYSCFG_ITLINE3_SR_FLASH_ECC_Pos (0U)
  5284. #define SYSCFG_ITLINE3_SR_FLASH_ECC_Msk (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ECC_Pos) /*!< 0x00000001 */
  5285. #define SYSCFG_ITLINE3_SR_FLASH_ECC SYSCFG_ITLINE3_SR_FLASH_ECC_Msk /*!< Flash ITF ECC interrupt */
  5286. #define SYSCFG_ITLINE3_SR_FLASH_ITF_Pos (1U)
  5287. #define SYSCFG_ITLINE3_SR_FLASH_ITF_Msk (0x1UL << SYSCFG_ITLINE3_SR_FLASH_ITF_Pos) /*!< 0x00000002 */
  5288. #define SYSCFG_ITLINE3_SR_FLASH_ITF SYSCFG_ITLINE3_SR_FLASH_ITF_Msk /*!< FLASH ITF interrupt */
  5289. #define SYSCFG_ITLINE4_SR_CLK_CTRL_Pos (0U)
  5290. #define SYSCFG_ITLINE4_SR_CLK_CTRL_Msk (0x1UL << SYSCFG_ITLINE4_SR_CLK_CTRL_Pos) /*!< 0x00000001 */
  5291. #define SYSCFG_ITLINE4_SR_CLK_CTRL SYSCFG_ITLINE4_SR_CLK_CTRL_Msk /*!< RCC interrupt */
  5292. #define SYSCFG_ITLINE5_SR_EXTI0_Pos (0U)
  5293. #define SYSCFG_ITLINE5_SR_EXTI0_Msk (0x1UL << SYSCFG_ITLINE5_SR_EXTI0_Pos) /*!< 0x00000001 */
  5294. #define SYSCFG_ITLINE5_SR_EXTI0 SYSCFG_ITLINE5_SR_EXTI0_Msk /*!< External Interrupt 0 */
  5295. #define SYSCFG_ITLINE5_SR_EXTI1_Pos (1U)
  5296. #define SYSCFG_ITLINE5_SR_EXTI1_Msk (0x1UL << SYSCFG_ITLINE5_SR_EXTI1_Pos) /*!< 0x00000002 */
  5297. #define SYSCFG_ITLINE5_SR_EXTI1 SYSCFG_ITLINE5_SR_EXTI1_Msk /*!< External Interrupt 1 */
  5298. #define SYSCFG_ITLINE6_SR_EXTI2_Pos (0U)
  5299. #define SYSCFG_ITLINE6_SR_EXTI2_Msk (0x1UL << SYSCFG_ITLINE6_SR_EXTI2_Pos) /*!< 0x00000001 */
  5300. #define SYSCFG_ITLINE6_SR_EXTI2 SYSCFG_ITLINE6_SR_EXTI2_Msk /*!< External Interrupt 2 */
  5301. #define SYSCFG_ITLINE6_SR_EXTI3_Pos (1U)
  5302. #define SYSCFG_ITLINE6_SR_EXTI3_Msk (0x1UL << SYSCFG_ITLINE6_SR_EXTI3_Pos) /*!< 0x00000002 */
  5303. #define SYSCFG_ITLINE6_SR_EXTI3 SYSCFG_ITLINE6_SR_EXTI3_Msk /*!< External Interrupt 3 */
  5304. #define SYSCFG_ITLINE7_SR_EXTI4_Pos (0U)
  5305. #define SYSCFG_ITLINE7_SR_EXTI4_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI4_Pos) /*!< 0x00000001 */
  5306. #define SYSCFG_ITLINE7_SR_EXTI4 SYSCFG_ITLINE7_SR_EXTI4_Msk /*!< External Interrupt 4 */
  5307. #define SYSCFG_ITLINE7_SR_EXTI5_Pos (1U)
  5308. #define SYSCFG_ITLINE7_SR_EXTI5_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI5_Pos) /*!< 0x00000002 */
  5309. #define SYSCFG_ITLINE7_SR_EXTI5 SYSCFG_ITLINE7_SR_EXTI5_Msk /*!< External Interrupt 5 */
  5310. #define SYSCFG_ITLINE7_SR_EXTI6_Pos (2U)
  5311. #define SYSCFG_ITLINE7_SR_EXTI6_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI6_Pos) /*!< 0x00000004 */
  5312. #define SYSCFG_ITLINE7_SR_EXTI6 SYSCFG_ITLINE7_SR_EXTI6_Msk /*!< External Interrupt 6 */
  5313. #define SYSCFG_ITLINE7_SR_EXTI7_Pos (3U)
  5314. #define SYSCFG_ITLINE7_SR_EXTI7_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI7_Pos) /*!< 0x00000008 */
  5315. #define SYSCFG_ITLINE7_SR_EXTI7 SYSCFG_ITLINE7_SR_EXTI7_Msk /*!< External Interrupt 7 */
  5316. #define SYSCFG_ITLINE7_SR_EXTI8_Pos (4U)
  5317. #define SYSCFG_ITLINE7_SR_EXTI8_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI8_Pos) /*!< 0x00000010 */
  5318. #define SYSCFG_ITLINE7_SR_EXTI8 SYSCFG_ITLINE7_SR_EXTI8_Msk /*!< External Interrupt 8 */
  5319. #define SYSCFG_ITLINE7_SR_EXTI9_Pos (5U)
  5320. #define SYSCFG_ITLINE7_SR_EXTI9_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI9_Pos) /*!< 0x00000020 */
  5321. #define SYSCFG_ITLINE7_SR_EXTI9 SYSCFG_ITLINE7_SR_EXTI9_Msk /*!< External Interrupt 9 */
  5322. #define SYSCFG_ITLINE7_SR_EXTI10_Pos (6U)
  5323. #define SYSCFG_ITLINE7_SR_EXTI10_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI10_Pos) /*!< 0x00000040 */
  5324. #define SYSCFG_ITLINE7_SR_EXTI10 SYSCFG_ITLINE7_SR_EXTI10_Msk /*!< External Interrupt 10 */
  5325. #define SYSCFG_ITLINE7_SR_EXTI11_Pos (7U)
  5326. #define SYSCFG_ITLINE7_SR_EXTI11_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI11_Pos) /*!< 0x00000080 */
  5327. #define SYSCFG_ITLINE7_SR_EXTI11 SYSCFG_ITLINE7_SR_EXTI11_Msk /*!< External Interrupt 11 */
  5328. #define SYSCFG_ITLINE7_SR_EXTI12_Pos (8U)
  5329. #define SYSCFG_ITLINE7_SR_EXTI12_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI12_Pos) /*!< 0x00000100 */
  5330. #define SYSCFG_ITLINE7_SR_EXTI12 SYSCFG_ITLINE7_SR_EXTI12_Msk /*!< External Interrupt 12 */
  5331. #define SYSCFG_ITLINE7_SR_EXTI13_Pos (9U)
  5332. #define SYSCFG_ITLINE7_SR_EXTI13_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI13_Pos) /*!< 0x00000200 */
  5333. #define SYSCFG_ITLINE7_SR_EXTI13 SYSCFG_ITLINE7_SR_EXTI13_Msk /*!< External Interrupt 13 */
  5334. #define SYSCFG_ITLINE7_SR_EXTI14_Pos (10U)
  5335. #define SYSCFG_ITLINE7_SR_EXTI14_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI14_Pos) /*!< 0x00000400 */
  5336. #define SYSCFG_ITLINE7_SR_EXTI14 SYSCFG_ITLINE7_SR_EXTI14_Msk /*!< External Interrupt 14 */
  5337. #define SYSCFG_ITLINE7_SR_EXTI15_Pos (11U)
  5338. #define SYSCFG_ITLINE7_SR_EXTI15_Msk (0x1UL << SYSCFG_ITLINE7_SR_EXTI15_Pos) /*!< 0x00000800 */
  5339. #define SYSCFG_ITLINE7_SR_EXTI15 SYSCFG_ITLINE7_SR_EXTI15_Msk /*!< External Interrupt 15 */
  5340. #define SYSCFG_ITLINE9_SR_DMA1_CH1_Pos (0U)
  5341. #define SYSCFG_ITLINE9_SR_DMA1_CH1_Msk (0x1UL << SYSCFG_ITLINE9_SR_DMA1_CH1_Pos) /*!< 0x00000001 */
  5342. #define SYSCFG_ITLINE9_SR_DMA1_CH1 SYSCFG_ITLINE9_SR_DMA1_CH1_Msk /*!< DMA1 Channel 1 Interrupt */
  5343. #define SYSCFG_ITLINE10_SR_DMA1_CH2_Pos (0U)
  5344. #define SYSCFG_ITLINE10_SR_DMA1_CH2_Msk (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH2_Pos) /*!< 0x00000001 */
  5345. #define SYSCFG_ITLINE10_SR_DMA1_CH2 SYSCFG_ITLINE10_SR_DMA1_CH2_Msk /*!< DMA1 Channel 2 Interrupt */
  5346. #define SYSCFG_ITLINE10_SR_DMA1_CH3_Pos (1U)
  5347. #define SYSCFG_ITLINE10_SR_DMA1_CH3_Msk (0x1UL << SYSCFG_ITLINE10_SR_DMA1_CH3_Pos) /*!< 0x00000002 */
  5348. #define SYSCFG_ITLINE10_SR_DMA1_CH3 SYSCFG_ITLINE10_SR_DMA1_CH3_Msk /*!< DMA2 Channel 3 Interrupt */
  5349. #define SYSCFG_ITLINE11_SR_DMAMUX1_Pos (0U)
  5350. #define SYSCFG_ITLINE11_SR_DMAMUX1_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMAMUX1_Pos) /*!< 0x00000001 */
  5351. #define SYSCFG_ITLINE11_SR_DMAMUX1 SYSCFG_ITLINE11_SR_DMAMUX1_Msk /*!< DMAMUX Interrupt */
  5352. #define SYSCFG_ITLINE11_SR_DMA1_CH4_Pos (1U)
  5353. #define SYSCFG_ITLINE11_SR_DMA1_CH4_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH4_Pos) /*!< 0x00000002 */
  5354. #define SYSCFG_ITLINE11_SR_DMA1_CH4 SYSCFG_ITLINE11_SR_DMA1_CH4_Msk /*!< DMA1 Channel 4 Interrupt */
  5355. #define SYSCFG_ITLINE11_SR_DMA1_CH5_Pos (2U)
  5356. #define SYSCFG_ITLINE11_SR_DMA1_CH5_Msk (0x1UL << SYSCFG_ITLINE11_SR_DMA1_CH5_Pos) /*!< 0x00000004 */
  5357. #define SYSCFG_ITLINE11_SR_DMA1_CH5 SYSCFG_ITLINE11_SR_DMA1_CH5_Msk /*!< DMA1 Channel 5 Interrupt */
  5358. #define SYSCFG_ITLINE12_SR_ADC_Pos (0U)
  5359. #define SYSCFG_ITLINE12_SR_ADC_Msk (0x1UL << SYSCFG_ITLINE12_SR_ADC_Pos) /*!< 0x00000001 */
  5360. #define SYSCFG_ITLINE12_SR_ADC SYSCFG_ITLINE12_SR_ADC_Msk /*!< ADC Interrupt */
  5361. #define SYSCFG_ITLINE13_SR_TIM1_CCU_Pos (0U)
  5362. #define SYSCFG_ITLINE13_SR_TIM1_CCU_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_CCU_Pos) /*!< 0x00000001 */
  5363. #define SYSCFG_ITLINE13_SR_TIM1_CCU SYSCFG_ITLINE13_SR_TIM1_CCU_Msk /*!< TIM1 CCU Interrupt */
  5364. #define SYSCFG_ITLINE13_SR_TIM1_TRG_Pos (1U)
  5365. #define SYSCFG_ITLINE13_SR_TIM1_TRG_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_TRG_Pos) /*!< 0x00000002 */
  5366. #define SYSCFG_ITLINE13_SR_TIM1_TRG SYSCFG_ITLINE13_SR_TIM1_TRG_Msk /*!< TIM1 TRG Interrupt */
  5367. #define SYSCFG_ITLINE13_SR_TIM1_UPD_Pos (2U)
  5368. #define SYSCFG_ITLINE13_SR_TIM1_UPD_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_UPD_Pos) /*!< 0x00000004 */
  5369. #define SYSCFG_ITLINE13_SR_TIM1_UPD SYSCFG_ITLINE13_SR_TIM1_UPD_Msk /*!< TIM1 UPD Interrupt */
  5370. #define SYSCFG_ITLINE13_SR_TIM1_BRK_Pos (3U)
  5371. #define SYSCFG_ITLINE13_SR_TIM1_BRK_Msk (0x1UL << SYSCFG_ITLINE13_SR_TIM1_BRK_Pos) /*!< 0x00000008 */
  5372. #define SYSCFG_ITLINE13_SR_TIM1_BRK SYSCFG_ITLINE13_SR_TIM1_BRK_Msk /*!< TIM1 BRK Interrupt */
  5373. #define SYSCFG_ITLINE14_SR_TIM1_CC_Pos (0U)
  5374. #define SYSCFG_ITLINE14_SR_TIM1_CC_Msk (0x1UL << SYSCFG_ITLINE14_SR_TIM1_CC_Pos) /*!< 0x00000001 */
  5375. #define SYSCFG_ITLINE14_SR_TIM1_CC SYSCFG_ITLINE14_SR_TIM1_CC_Msk /*!< TIM1 CC Interrupt */
  5376. #define SYSCFG_ITLINE16_SR_TIM3_GLB_Pos (0U)
  5377. #define SYSCFG_ITLINE16_SR_TIM3_GLB_Msk (0x1UL << SYSCFG_ITLINE16_SR_TIM3_GLB_Pos) /*!< 0x00000001 */
  5378. #define SYSCFG_ITLINE16_SR_TIM3_GLB SYSCFG_ITLINE16_SR_TIM3_GLB_Msk /*!< TIM3 GLB Interrupt */
  5379. #define SYSCFG_ITLINE19_SR_TIM14_GLB_Pos (0U)
  5380. #define SYSCFG_ITLINE19_SR_TIM14_GLB_Msk (0x1UL << SYSCFG_ITLINE19_SR_TIM14_GLB_Pos) /*!< 0x00000001 */
  5381. #define SYSCFG_ITLINE19_SR_TIM14_GLB SYSCFG_ITLINE19_SR_TIM14_GLB_Msk /*!< TIM14 GLB Interrupt */
  5382. #define SYSCFG_ITLINE21_SR_TIM16_GLB_Pos (0U)
  5383. #define SYSCFG_ITLINE21_SR_TIM16_GLB_Msk (0x1UL << SYSCFG_ITLINE21_SR_TIM16_GLB_Pos) /*!< 0x00000001 */
  5384. #define SYSCFG_ITLINE21_SR_TIM16_GLB SYSCFG_ITLINE21_SR_TIM16_GLB_Msk /*!< TIM16 GLB Interrupt */
  5385. #define SYSCFG_ITLINE22_SR_TIM17_GLB_Pos (0U)
  5386. #define SYSCFG_ITLINE22_SR_TIM17_GLB_Msk (0x1UL << SYSCFG_ITLINE22_SR_TIM17_GLB_Pos) /*!< 0x00000001 */
  5387. #define SYSCFG_ITLINE22_SR_TIM17_GLB SYSCFG_ITLINE22_SR_TIM17_GLB_Msk /*!< TIM17 GLB Interrupt */
  5388. #define SYSCFG_ITLINE23_SR_I2C1_GLB_Pos (0U)
  5389. #define SYSCFG_ITLINE23_SR_I2C1_GLB_Msk (0x1UL << SYSCFG_ITLINE23_SR_I2C1_GLB_Pos) /*!< 0x00000001 */
  5390. #define SYSCFG_ITLINE23_SR_I2C1_GLB SYSCFG_ITLINE23_SR_I2C1_GLB_Msk /*!< I2C1 GLB Interrupt -> exti[23] */
  5391. #define SYSCFG_ITLINE24_SR_I2C2_GLB_Pos (0U)
  5392. #define SYSCFG_ITLINE24_SR_I2C2_GLB_Msk (0x1UL << SYSCFG_ITLINE24_SR_I2C2_GLB_Pos) /*!< 0x00000001 */
  5393. #define SYSCFG_ITLINE24_SR_I2C2_GLB SYSCFG_ITLINE24_SR_I2C2_GLB_Msk /*!< I2C2 GLB Interrupt -> exti[22]*/
  5394. #define SYSCFG_ITLINE25_SR_SPI1_Pos (0U)
  5395. #define SYSCFG_ITLINE25_SR_SPI1_Msk (0x1UL << SYSCFG_ITLINE25_SR_SPI1_Pos) /*!< 0x00000001 */
  5396. #define SYSCFG_ITLINE25_SR_SPI1 SYSCFG_ITLINE25_SR_SPI1_Msk /*!< SPI1 Interrupt */
  5397. #define SYSCFG_ITLINE26_SR_SPI2_Pos (0U)
  5398. #define SYSCFG_ITLINE26_SR_SPI2_Msk (0x1UL << SYSCFG_ITLINE26_SR_SPI2_Pos) /*!< 0x00000001 */
  5399. #define SYSCFG_ITLINE26_SR_SPI2 SYSCFG_ITLINE26_SR_SPI2_Msk /*!< SPI2 Interrupt */
  5400. #define SYSCFG_ITLINE27_SR_USART1_GLB_Pos (0U)
  5401. #define SYSCFG_ITLINE27_SR_USART1_GLB_Msk (0x1UL << SYSCFG_ITLINE27_SR_USART1_GLB_Pos) /*!< 0x00000001 */
  5402. #define SYSCFG_ITLINE27_SR_USART1_GLB SYSCFG_ITLINE27_SR_USART1_GLB_Msk /*!< USART1 GLB Interrupt -> exti[25] */
  5403. #define SYSCFG_ITLINE28_SR_USART2_GLB_Pos (0U)
  5404. #define SYSCFG_ITLINE28_SR_USART2_GLB_Msk (0x1UL << SYSCFG_ITLINE28_SR_USART2_GLB_Pos) /*!< 0x00000001 */
  5405. #define SYSCFG_ITLINE28_SR_USART2_GLB SYSCFG_ITLINE28_SR_USART2_GLB_Msk /*!< USART2 GLB Interrupt -> exti[26] */
  5406. /******************************************************************************/
  5407. /* */
  5408. /* TIM */
  5409. /* */
  5410. /******************************************************************************/
  5411. /******************* Bit definition for TIM_CR1 register ********************/
  5412. #define TIM_CR1_CEN_Pos (0U)
  5413. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  5414. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  5415. #define TIM_CR1_UDIS_Pos (1U)
  5416. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  5417. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  5418. #define TIM_CR1_URS_Pos (2U)
  5419. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  5420. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  5421. #define TIM_CR1_OPM_Pos (3U)
  5422. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  5423. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  5424. #define TIM_CR1_DIR_Pos (4U)
  5425. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  5426. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  5427. #define TIM_CR1_CMS_Pos (5U)
  5428. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  5429. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5430. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  5431. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  5432. #define TIM_CR1_ARPE_Pos (7U)
  5433. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  5434. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  5435. #define TIM_CR1_CKD_Pos (8U)
  5436. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  5437. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  5438. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  5439. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  5440. #define TIM_CR1_UIFREMAP_Pos (11U)
  5441. #define TIM_CR1_UIFREMAP_Msk (0x1UL << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  5442. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
  5443. /******************* Bit definition for TIM_CR2 register ********************/
  5444. #define TIM_CR2_CCPC_Pos (0U)
  5445. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  5446. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  5447. #define TIM_CR2_CCUS_Pos (2U)
  5448. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  5449. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  5450. #define TIM_CR2_CCDS_Pos (3U)
  5451. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  5452. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  5453. #define TIM_CR2_MMS_Pos (4U)
  5454. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  5455. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  5456. #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  5457. #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  5458. #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  5459. #define TIM_CR2_TI1S_Pos (7U)
  5460. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  5461. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  5462. #define TIM_CR2_OIS1_Pos (8U)
  5463. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  5464. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  5465. #define TIM_CR2_OIS1N_Pos (9U)
  5466. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  5467. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  5468. #define TIM_CR2_OIS2_Pos (10U)
  5469. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  5470. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  5471. #define TIM_CR2_OIS2N_Pos (11U)
  5472. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  5473. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  5474. #define TIM_CR2_OIS3_Pos (12U)
  5475. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  5476. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  5477. #define TIM_CR2_OIS3N_Pos (13U)
  5478. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  5479. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  5480. #define TIM_CR2_OIS4_Pos (14U)
  5481. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  5482. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  5483. #define TIM_CR2_OIS5_Pos (16U)
  5484. #define TIM_CR2_OIS5_Msk (0x1UL << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  5485. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
  5486. #define TIM_CR2_OIS6_Pos (18U)
  5487. #define TIM_CR2_OIS6_Msk (0x1UL << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  5488. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
  5489. #define TIM_CR2_MMS2_Pos (20U)
  5490. #define TIM_CR2_MMS2_Msk (0xFUL << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  5491. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  5492. #define TIM_CR2_MMS2_0 (0x1UL << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  5493. #define TIM_CR2_MMS2_1 (0x2UL << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  5494. #define TIM_CR2_MMS2_2 (0x4UL << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  5495. #define TIM_CR2_MMS2_3 (0x8UL << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  5496. /******************* Bit definition for TIM_SMCR register *******************/
  5497. #define TIM_SMCR_SMS_Pos (0U)
  5498. #define TIM_SMCR_SMS_Msk (0x10007UL << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  5499. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  5500. #define TIM_SMCR_SMS_0 (0x00001UL << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  5501. #define TIM_SMCR_SMS_1 (0x00002UL << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  5502. #define TIM_SMCR_SMS_2 (0x00004UL << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  5503. #define TIM_SMCR_SMS_3 (0x10000UL << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  5504. #define TIM_SMCR_OCCS_Pos (3U)
  5505. #define TIM_SMCR_OCCS_Msk (0x1UL << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  5506. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  5507. #define TIM_SMCR_TS_Pos (4U)
  5508. #define TIM_SMCR_TS_Msk (0x30007UL << TIM_SMCR_TS_Pos) /*!< 0x00300070 */
  5509. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  5510. #define TIM_SMCR_TS_0 (0x00001UL << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  5511. #define TIM_SMCR_TS_1 (0x00002UL << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  5512. #define TIM_SMCR_TS_2 (0x00004UL << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  5513. #define TIM_SMCR_TS_3 (0x10000UL << TIM_SMCR_TS_Pos) /*!< 0x00100000 */
  5514. #define TIM_SMCR_TS_4 (0x20000UL << TIM_SMCR_TS_Pos) /*!< 0x00200000 */
  5515. #define TIM_SMCR_MSM_Pos (7U)
  5516. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  5517. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  5518. #define TIM_SMCR_ETF_Pos (8U)
  5519. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  5520. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  5521. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  5522. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  5523. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  5524. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  5525. #define TIM_SMCR_ETPS_Pos (12U)
  5526. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  5527. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  5528. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  5529. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  5530. #define TIM_SMCR_ECE_Pos (14U)
  5531. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  5532. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  5533. #define TIM_SMCR_ETP_Pos (15U)
  5534. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  5535. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  5536. /******************* Bit definition for TIM_DIER register *******************/
  5537. #define TIM_DIER_UIE_Pos (0U)
  5538. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  5539. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  5540. #define TIM_DIER_CC1IE_Pos (1U)
  5541. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  5542. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  5543. #define TIM_DIER_CC2IE_Pos (2U)
  5544. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  5545. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  5546. #define TIM_DIER_CC3IE_Pos (3U)
  5547. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  5548. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  5549. #define TIM_DIER_CC4IE_Pos (4U)
  5550. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  5551. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  5552. #define TIM_DIER_COMIE_Pos (5U)
  5553. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  5554. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  5555. #define TIM_DIER_TIE_Pos (6U)
  5556. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  5557. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  5558. #define TIM_DIER_BIE_Pos (7U)
  5559. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  5560. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  5561. #define TIM_DIER_UDE_Pos (8U)
  5562. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  5563. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  5564. #define TIM_DIER_CC1DE_Pos (9U)
  5565. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  5566. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  5567. #define TIM_DIER_CC2DE_Pos (10U)
  5568. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  5569. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  5570. #define TIM_DIER_CC3DE_Pos (11U)
  5571. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  5572. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  5573. #define TIM_DIER_CC4DE_Pos (12U)
  5574. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  5575. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  5576. #define TIM_DIER_COMDE_Pos (13U)
  5577. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  5578. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  5579. #define TIM_DIER_TDE_Pos (14U)
  5580. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  5581. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  5582. /******************** Bit definition for TIM_SR register ********************/
  5583. #define TIM_SR_UIF_Pos (0U)
  5584. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  5585. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  5586. #define TIM_SR_CC1IF_Pos (1U)
  5587. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  5588. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  5589. #define TIM_SR_CC2IF_Pos (2U)
  5590. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  5591. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  5592. #define TIM_SR_CC3IF_Pos (3U)
  5593. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  5594. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  5595. #define TIM_SR_CC4IF_Pos (4U)
  5596. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  5597. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  5598. #define TIM_SR_COMIF_Pos (5U)
  5599. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  5600. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  5601. #define TIM_SR_TIF_Pos (6U)
  5602. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  5603. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  5604. #define TIM_SR_BIF_Pos (7U)
  5605. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  5606. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  5607. #define TIM_SR_B2IF_Pos (8U)
  5608. #define TIM_SR_B2IF_Msk (0x1UL << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  5609. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
  5610. #define TIM_SR_CC1OF_Pos (9U)
  5611. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  5612. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  5613. #define TIM_SR_CC2OF_Pos (10U)
  5614. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  5615. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  5616. #define TIM_SR_CC3OF_Pos (11U)
  5617. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  5618. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  5619. #define TIM_SR_CC4OF_Pos (12U)
  5620. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  5621. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  5622. #define TIM_SR_SBIF_Pos (13U)
  5623. #define TIM_SR_SBIF_Msk (0x1UL << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  5624. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  5625. #define TIM_SR_CC5IF_Pos (16U)
  5626. #define TIM_SR_CC5IF_Msk (0x1UL << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  5627. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  5628. #define TIM_SR_CC6IF_Pos (17U)
  5629. #define TIM_SR_CC6IF_Msk (0x1UL << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  5630. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  5631. /******************* Bit definition for TIM_EGR register ********************/
  5632. #define TIM_EGR_UG_Pos (0U)
  5633. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  5634. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  5635. #define TIM_EGR_CC1G_Pos (1U)
  5636. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  5637. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  5638. #define TIM_EGR_CC2G_Pos (2U)
  5639. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  5640. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  5641. #define TIM_EGR_CC3G_Pos (3U)
  5642. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  5643. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  5644. #define TIM_EGR_CC4G_Pos (4U)
  5645. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  5646. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  5647. #define TIM_EGR_COMG_Pos (5U)
  5648. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  5649. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  5650. #define TIM_EGR_TG_Pos (6U)
  5651. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  5652. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  5653. #define TIM_EGR_BG_Pos (7U)
  5654. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  5655. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  5656. #define TIM_EGR_B2G_Pos (8U)
  5657. #define TIM_EGR_B2G_Msk (0x1UL << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  5658. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
  5659. /****************** Bit definition for TIM_CCMR1 register *******************/
  5660. #define TIM_CCMR1_CC1S_Pos (0U)
  5661. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  5662. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5663. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  5664. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  5665. #define TIM_CCMR1_OC1FE_Pos (2U)
  5666. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  5667. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  5668. #define TIM_CCMR1_OC1PE_Pos (3U)
  5669. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  5670. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  5671. #define TIM_CCMR1_OC1M_Pos (4U)
  5672. #define TIM_CCMR1_OC1M_Msk (0x1007UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  5673. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5674. #define TIM_CCMR1_OC1M_0 (0x0001UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  5675. #define TIM_CCMR1_OC1M_1 (0x0002UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  5676. #define TIM_CCMR1_OC1M_2 (0x0004UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  5677. #define TIM_CCMR1_OC1M_3 (0x1000UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  5678. #define TIM_CCMR1_OC1CE_Pos (7U)
  5679. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  5680. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
  5681. #define TIM_CCMR1_CC2S_Pos (8U)
  5682. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  5683. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5684. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  5685. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  5686. #define TIM_CCMR1_OC2FE_Pos (10U)
  5687. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  5688. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  5689. #define TIM_CCMR1_OC2PE_Pos (11U)
  5690. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  5691. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  5692. #define TIM_CCMR1_OC2M_Pos (12U)
  5693. #define TIM_CCMR1_OC2M_Msk (0x1007UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  5694. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5695. #define TIM_CCMR1_OC2M_0 (0x0001UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  5696. #define TIM_CCMR1_OC2M_1 (0x0002UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  5697. #define TIM_CCMR1_OC2M_2 (0x0004UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  5698. #define TIM_CCMR1_OC2M_3 (0x1000UL << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  5699. #define TIM_CCMR1_OC2CE_Pos (15U)
  5700. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  5701. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  5702. /*----------------------------------------------------------------------------*/
  5703. #define TIM_CCMR1_IC1PSC_Pos (2U)
  5704. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  5705. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5706. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  5707. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  5708. #define TIM_CCMR1_IC1F_Pos (4U)
  5709. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  5710. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5711. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  5712. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  5713. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  5714. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  5715. #define TIM_CCMR1_IC2PSC_Pos (10U)
  5716. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  5717. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5718. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  5719. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  5720. #define TIM_CCMR1_IC2F_Pos (12U)
  5721. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  5722. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5723. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  5724. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  5725. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  5726. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  5727. /****************** Bit definition for TIM_CCMR2 register *******************/
  5728. #define TIM_CCMR2_CC3S_Pos (0U)
  5729. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  5730. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5731. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  5732. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  5733. #define TIM_CCMR2_OC3FE_Pos (2U)
  5734. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  5735. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  5736. #define TIM_CCMR2_OC3PE_Pos (3U)
  5737. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  5738. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  5739. #define TIM_CCMR2_OC3M_Pos (4U)
  5740. #define TIM_CCMR2_OC3M_Msk (0x1007UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  5741. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5742. #define TIM_CCMR2_OC3M_0 (0x0001UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  5743. #define TIM_CCMR2_OC3M_1 (0x0002UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  5744. #define TIM_CCMR2_OC3M_2 (0x0004UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  5745. #define TIM_CCMR2_OC3M_3 (0x1000UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  5746. #define TIM_CCMR2_OC3CE_Pos (7U)
  5747. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  5748. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  5749. #define TIM_CCMR2_CC4S_Pos (8U)
  5750. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  5751. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5752. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  5753. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  5754. #define TIM_CCMR2_OC4FE_Pos (10U)
  5755. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  5756. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  5757. #define TIM_CCMR2_OC4PE_Pos (11U)
  5758. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  5759. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  5760. #define TIM_CCMR2_OC4M_Pos (12U)
  5761. #define TIM_CCMR2_OC4M_Msk (0x1007UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  5762. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5763. #define TIM_CCMR2_OC4M_0 (0x0001UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  5764. #define TIM_CCMR2_OC4M_1 (0x0002UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  5765. #define TIM_CCMR2_OC4M_2 (0x0004UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  5766. #define TIM_CCMR2_OC4M_3 (0x1000UL << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  5767. #define TIM_CCMR2_OC4CE_Pos (15U)
  5768. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  5769. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  5770. /*----------------------------------------------------------------------------*/
  5771. #define TIM_CCMR2_IC3PSC_Pos (2U)
  5772. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  5773. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5774. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  5775. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  5776. #define TIM_CCMR2_IC3F_Pos (4U)
  5777. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  5778. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5779. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  5780. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  5781. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  5782. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  5783. #define TIM_CCMR2_IC4PSC_Pos (10U)
  5784. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  5785. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5786. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  5787. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  5788. #define TIM_CCMR2_IC4F_Pos (12U)
  5789. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  5790. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5791. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  5792. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  5793. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  5794. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  5795. /****************** Bit definition for TIM_CCMR3 register *******************/
  5796. #define TIM_CCMR3_OC5FE_Pos (2U)
  5797. #define TIM_CCMR3_OC5FE_Msk (0x1UL << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  5798. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  5799. #define TIM_CCMR3_OC5PE_Pos (3U)
  5800. #define TIM_CCMR3_OC5PE_Msk (0x1UL << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  5801. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  5802. #define TIM_CCMR3_OC5M_Pos (4U)
  5803. #define TIM_CCMR3_OC5M_Msk (0x1007UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  5804. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
  5805. #define TIM_CCMR3_OC5M_0 (0x0001UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  5806. #define TIM_CCMR3_OC5M_1 (0x0002UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  5807. #define TIM_CCMR3_OC5M_2 (0x0004UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  5808. #define TIM_CCMR3_OC5M_3 (0x1000UL << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  5809. #define TIM_CCMR3_OC5CE_Pos (7U)
  5810. #define TIM_CCMR3_OC5CE_Msk (0x1UL << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  5811. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  5812. #define TIM_CCMR3_OC6FE_Pos (10U)
  5813. #define TIM_CCMR3_OC6FE_Msk (0x1UL << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  5814. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
  5815. #define TIM_CCMR3_OC6PE_Pos (11U)
  5816. #define TIM_CCMR3_OC6PE_Msk (0x1UL << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  5817. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
  5818. #define TIM_CCMR3_OC6M_Pos (12U)
  5819. #define TIM_CCMR3_OC6M_Msk (0x1007UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  5820. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
  5821. #define TIM_CCMR3_OC6M_0 (0x0001UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  5822. #define TIM_CCMR3_OC6M_1 (0x0002UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  5823. #define TIM_CCMR3_OC6M_2 (0x0004UL << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  5824. #define TIM_CCMR3_OC6M_3 (0x1000UL << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  5825. #define TIM_CCMR3_OC6CE_Pos (15U)
  5826. #define TIM_CCMR3_OC6CE_Msk (0x1UL << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  5827. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
  5828. /******************* Bit definition for TIM_CCER register *******************/
  5829. #define TIM_CCER_CC1E_Pos (0U)
  5830. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  5831. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  5832. #define TIM_CCER_CC1P_Pos (1U)
  5833. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  5834. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  5835. #define TIM_CCER_CC1NE_Pos (2U)
  5836. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  5837. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  5838. #define TIM_CCER_CC1NP_Pos (3U)
  5839. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  5840. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  5841. #define TIM_CCER_CC2E_Pos (4U)
  5842. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  5843. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  5844. #define TIM_CCER_CC2P_Pos (5U)
  5845. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  5846. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  5847. #define TIM_CCER_CC2NE_Pos (6U)
  5848. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  5849. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  5850. #define TIM_CCER_CC2NP_Pos (7U)
  5851. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  5852. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  5853. #define TIM_CCER_CC3E_Pos (8U)
  5854. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  5855. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  5856. #define TIM_CCER_CC3P_Pos (9U)
  5857. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  5858. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  5859. #define TIM_CCER_CC3NE_Pos (10U)
  5860. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  5861. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  5862. #define TIM_CCER_CC3NP_Pos (11U)
  5863. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  5864. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  5865. #define TIM_CCER_CC4E_Pos (12U)
  5866. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  5867. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  5868. #define TIM_CCER_CC4P_Pos (13U)
  5869. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  5870. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  5871. #define TIM_CCER_CC4NP_Pos (15U)
  5872. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  5873. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  5874. #define TIM_CCER_CC5E_Pos (16U)
  5875. #define TIM_CCER_CC5E_Msk (0x1UL << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  5876. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  5877. #define TIM_CCER_CC5P_Pos (17U)
  5878. #define TIM_CCER_CC5P_Msk (0x1UL << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  5879. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  5880. #define TIM_CCER_CC6E_Pos (20U)
  5881. #define TIM_CCER_CC6E_Msk (0x1UL << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  5882. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  5883. #define TIM_CCER_CC6P_Pos (21U)
  5884. #define TIM_CCER_CC6P_Msk (0x1UL << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  5885. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  5886. /******************* Bit definition for TIM_CNT register ********************/
  5887. #define TIM_CNT_CNT_Pos (0U)
  5888. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  5889. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  5890. #define TIM_CNT_UIFCPY_Pos (31U)
  5891. #define TIM_CNT_UIFCPY_Msk (0x1UL << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  5892. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  5893. /******************* Bit definition for TIM_PSC register ********************/
  5894. #define TIM_PSC_PSC_Pos (0U)
  5895. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  5896. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  5897. /******************* Bit definition for TIM_ARR register ********************/
  5898. #define TIM_ARR_ARR_Pos (0U)
  5899. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  5900. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
  5901. /******************* Bit definition for TIM_RCR register ********************/
  5902. #define TIM_RCR_REP_Pos (0U)
  5903. #define TIM_RCR_REP_Msk (0xFFFFUL << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  5904. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  5905. /******************* Bit definition for TIM_CCR1 register *******************/
  5906. #define TIM_CCR1_CCR1_Pos (0U)
  5907. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  5908. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  5909. /******************* Bit definition for TIM_CCR2 register *******************/
  5910. #define TIM_CCR2_CCR2_Pos (0U)
  5911. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  5912. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  5913. /******************* Bit definition for TIM_CCR3 register *******************/
  5914. #define TIM_CCR3_CCR3_Pos (0U)
  5915. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  5916. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  5917. /******************* Bit definition for TIM_CCR4 register *******************/
  5918. #define TIM_CCR4_CCR4_Pos (0U)
  5919. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  5920. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  5921. /******************* Bit definition for TIM_CCR5 register *******************/
  5922. #define TIM_CCR5_CCR5_Pos (0U)
  5923. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  5924. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  5925. #define TIM_CCR5_GC5C1_Pos (29U)
  5926. #define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  5927. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  5928. #define TIM_CCR5_GC5C2_Pos (30U)
  5929. #define TIM_CCR5_GC5C2_Msk (0x1UL << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  5930. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  5931. #define TIM_CCR5_GC5C3_Pos (31U)
  5932. #define TIM_CCR5_GC5C3_Msk (0x1UL << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  5933. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  5934. /******************* Bit definition for TIM_CCR6 register *******************/
  5935. #define TIM_CCR6_CCR6_Pos (0U)
  5936. #define TIM_CCR6_CCR6_Msk (0xFFFFUL << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
  5937. #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
  5938. /******************* Bit definition for TIM_BDTR register *******************/
  5939. #define TIM_BDTR_DTG_Pos (0U)
  5940. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  5941. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  5942. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  5943. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  5944. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  5945. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  5946. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  5947. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  5948. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  5949. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  5950. #define TIM_BDTR_LOCK_Pos (8U)
  5951. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  5952. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  5953. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  5954. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  5955. #define TIM_BDTR_OSSI_Pos (10U)
  5956. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  5957. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  5958. #define TIM_BDTR_OSSR_Pos (11U)
  5959. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  5960. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  5961. #define TIM_BDTR_BKE_Pos (12U)
  5962. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  5963. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
  5964. #define TIM_BDTR_BKP_Pos (13U)
  5965. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  5966. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
  5967. #define TIM_BDTR_AOE_Pos (14U)
  5968. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  5969. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  5970. #define TIM_BDTR_MOE_Pos (15U)
  5971. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  5972. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  5973. #define TIM_BDTR_BKF_Pos (16U)
  5974. #define TIM_BDTR_BKF_Msk (0xFUL << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  5975. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
  5976. #define TIM_BDTR_BK2F_Pos (20U)
  5977. #define TIM_BDTR_BK2F_Msk (0xFUL << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  5978. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
  5979. #define TIM_BDTR_BK2E_Pos (24U)
  5980. #define TIM_BDTR_BK2E_Msk (0x1UL << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  5981. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
  5982. #define TIM_BDTR_BK2P_Pos (25U)
  5983. #define TIM_BDTR_BK2P_Msk (0x1UL << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  5984. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
  5985. #define TIM_BDTR_BKDSRM_Pos (26U)
  5986. #define TIM_BDTR_BKDSRM_Msk (0x1UL << TIM_BDTR_BKDSRM_Pos) /*!< 0x04000000 */
  5987. #define TIM_BDTR_BKDSRM TIM_BDTR_BKDSRM_Msk /*!<Break disarming/re-arming */
  5988. #define TIM_BDTR_BK2DSRM_Pos (27U)
  5989. #define TIM_BDTR_BK2DSRM_Msk (0x1UL << TIM_BDTR_BK2DSRM_Pos) /*!< 0x08000000 */
  5990. #define TIM_BDTR_BK2DSRM TIM_BDTR_BK2DSRM_Msk /*!<Break2 disarming/re-arming */
  5991. #define TIM_BDTR_BKBID_Pos (28U)
  5992. #define TIM_BDTR_BKBID_Msk (0x1UL << TIM_BDTR_BKBID_Pos) /*!< 0x10000000 */
  5993. #define TIM_BDTR_BKBID TIM_BDTR_BKBID_Msk /*!<Break BIDirectional */
  5994. #define TIM_BDTR_BK2BID_Pos (29U)
  5995. #define TIM_BDTR_BK2BID_Msk (0x1UL << TIM_BDTR_BK2BID_Pos) /*!< 0x20000000 */
  5996. #define TIM_BDTR_BK2BID TIM_BDTR_BK2BID_Msk /*!<Break2 BIDirectional */
  5997. /******************* Bit definition for TIM_DCR register ********************/
  5998. #define TIM_DCR_DBA_Pos (0U)
  5999. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  6000. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  6001. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  6002. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  6003. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  6004. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  6005. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  6006. #define TIM_DCR_DBL_Pos (8U)
  6007. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  6008. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  6009. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  6010. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  6011. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  6012. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  6013. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  6014. /******************* Bit definition for TIM_DMAR register *******************/
  6015. #define TIM_DMAR_DMAB_Pos (0U)
  6016. #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  6017. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  6018. /******************* Bit definition for TIM1_OR1 register *******************/
  6019. #define TIM1_OR1_OCREF_CLR_Pos (0U)
  6020. #define TIM1_OR1_OCREF_CLR_Msk (0x1UL << TIM1_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */
  6021. #define TIM1_OR1_OCREF_CLR TIM1_OR1_OCREF_CLR_Msk /*!<OCREF clear input selection */
  6022. /******************* Bit definition for TIM1_AF1 register *******************/
  6023. #define TIM1_AF1_BKINE_Pos (0U)
  6024. #define TIM1_AF1_BKINE_Msk (0x1UL << TIM1_AF1_BKINE_Pos) /*!< 0x00000001 */
  6025. #define TIM1_AF1_BKINE TIM1_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  6026. #define TIM1_AF1_BKCMP1E_Pos (1U)
  6027. #define TIM1_AF1_BKCMP1E_Msk (0x1UL << TIM1_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  6028. #define TIM1_AF1_BKCMP1E TIM1_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  6029. #define TIM1_AF1_BKCMP2E_Pos (2U)
  6030. #define TIM1_AF1_BKCMP2E_Msk (0x1UL << TIM1_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  6031. #define TIM1_AF1_BKCMP2E TIM1_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  6032. #define TIM1_AF1_BKINP_Pos (9U)
  6033. #define TIM1_AF1_BKINP_Msk (0x1UL << TIM1_AF1_BKINP_Pos) /*!< 0x00000200 */
  6034. #define TIM1_AF1_BKINP TIM1_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  6035. #define TIM1_AF1_BKCMP1P_Pos (10U)
  6036. #define TIM1_AF1_BKCMP1P_Msk (0x1UL << TIM1_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  6037. #define TIM1_AF1_BKCMP1P TIM1_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  6038. #define TIM1_AF1_BKCMP2P_Pos (11U)
  6039. #define TIM1_AF1_BKCMP2P_Msk (0x1UL << TIM1_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  6040. #define TIM1_AF1_BKCMP2P TIM1_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  6041. #define TIM1_AF1_ETRSEL_Pos (14U)
  6042. #define TIM1_AF1_ETRSEL_Msk (0xFUL << TIM1_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  6043. #define TIM1_AF1_ETRSEL TIM1_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM1 ETR source selection) */
  6044. #define TIM1_AF1_ETRSEL_0 (0x1UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  6045. #define TIM1_AF1_ETRSEL_1 (0x2UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  6046. #define TIM1_AF1_ETRSEL_2 (0x4UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  6047. #define TIM1_AF1_ETRSEL_3 (0x8UL << TIM1_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  6048. /******************* Bit definition for TIM1_AF2 register *******************/
  6049. #define TIM1_AF2_BK2INE_Pos (0U)
  6050. #define TIM1_AF2_BK2INE_Msk (0x1UL << TIM1_AF2_BK2INE_Pos) /*!< 0x00000001 */
  6051. #define TIM1_AF2_BK2INE TIM1_AF2_BK2INE_Msk /*!<BRK2 BKIN2 input enable */
  6052. #define TIM1_AF2_BK2CMP1E_Pos (1U)
  6053. #define TIM1_AF2_BK2CMP1E_Msk (0x1UL << TIM1_AF2_BK2CMP1E_Pos) /*!< 0x00000002 */
  6054. #define TIM1_AF2_BK2CMP1E TIM1_AF2_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
  6055. #define TIM1_AF2_BK2CMP2E_Pos (2U)
  6056. #define TIM1_AF2_BK2CMP2E_Msk (0x1UL << TIM1_AF2_BK2CMP2E_Pos) /*!< 0x00000004 */
  6057. #define TIM1_AF2_BK2CMP2E TIM1_AF2_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
  6058. #define TIM1_AF2_BK2INP_Pos (9U)
  6059. #define TIM1_AF2_BK2INP_Msk (0x1UL << TIM1_AF2_BK2INP_Pos) /*!< 0x00000200 */
  6060. #define TIM1_AF2_BK2INP TIM1_AF2_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */
  6061. #define TIM1_AF2_BK2CMP1P_Pos (10U)
  6062. #define TIM1_AF2_BK2CMP1P_Msk (0x1UL << TIM1_AF2_BK2CMP1P_Pos) /*!< 0x00000400 */
  6063. #define TIM1_AF2_BK2CMP1P TIM1_AF2_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
  6064. #define TIM1_AF2_BK2CMP2P_Pos (11U)
  6065. #define TIM1_AF2_BK2CMP2P_Msk (0x1UL << TIM1_AF2_BK2CMP2P_Pos) /*!< 0x00000800 */
  6066. #define TIM1_AF2_BK2CMP2P TIM1_AF2_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
  6067. /******************* Bit definition for TIM3_OR1 register *******************/
  6068. #define TIM3_OR1_OCREF_CLR_Pos (0U)
  6069. #define TIM3_OR1_OCREF_CLR_Msk (0x1UL << TIM3_OR1_OCREF_CLR_Pos) /*!< 0x00000001 */
  6070. #define TIM3_OR1_OCREF_CLR TIM3_OR1_OCREF_CLR_Msk /*!<OCREF clear input selection */
  6071. /******************* Bit definition for TIM3_AF1 register *******************/
  6072. #define TIM3_AF1_ETRSEL_Pos (14U)
  6073. #define TIM3_AF1_ETRSEL_Msk (0xFUL << TIM3_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  6074. #define TIM3_AF1_ETRSEL TIM3_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM3 ETR source selection) */
  6075. #define TIM3_AF1_ETRSEL_0 (0x1UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  6076. #define TIM3_AF1_ETRSEL_1 (0x2UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  6077. #define TIM3_AF1_ETRSEL_2 (0x4UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  6078. #define TIM3_AF1_ETRSEL_3 (0x8UL << TIM3_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  6079. /******************* Bit definition for TIM14_AF1 register *******************/
  6080. #define TIM14_AF1_ETRSEL_Pos (14U)
  6081. #define TIM14_AF1_ETRSEL_Msk (0xFUL << TIM14_AF1_ETRSEL_Pos) /*!< 0x0003C000 */
  6082. #define TIM14_AF1_ETRSEL TIM14_AF1_ETRSEL_Msk /*!<ETRSEL[3:0] bits (TIM14 ETR source selection) */
  6083. #define TIM14_AF1_ETRSEL_0 (0x1UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00004000 */
  6084. #define TIM14_AF1_ETRSEL_1 (0x2UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00008000 */
  6085. #define TIM14_AF1_ETRSEL_2 (0x4UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00010000 */
  6086. #define TIM14_AF1_ETRSEL_3 (0x8UL << TIM14_AF1_ETRSEL_Pos) /*!< 0x00020000 */
  6087. /******************* Bit definition for TIM16_AF1 register ******************/
  6088. #define TIM16_AF1_BKINE_Pos (0U)
  6089. #define TIM16_AF1_BKINE_Msk (0x1UL << TIM16_AF1_BKINE_Pos) /*!< 0x00000001 */
  6090. #define TIM16_AF1_BKINE TIM16_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  6091. #define TIM16_AF1_BKCMP1E_Pos (1U)
  6092. #define TIM16_AF1_BKCMP1E_Msk (0x1UL << TIM16_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  6093. #define TIM16_AF1_BKCMP1E TIM16_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  6094. #define TIM16_AF1_BKCMP2E_Pos (2U)
  6095. #define TIM16_AF1_BKCMP2E_Msk (0x1UL << TIM16_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  6096. #define TIM16_AF1_BKCMP2E TIM16_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  6097. #define TIM16_AF1_BKINP_Pos (9U)
  6098. #define TIM16_AF1_BKINP_Msk (0x1UL << TIM16_AF1_BKINP_Pos) /*!< 0x00000200 */
  6099. #define TIM16_AF1_BKINP TIM16_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  6100. #define TIM16_AF1_BKCMP1P_Pos (10U)
  6101. #define TIM16_AF1_BKCMP1P_Msk (0x1UL << TIM16_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  6102. #define TIM16_AF1_BKCMP1P TIM16_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  6103. #define TIM16_AF1_BKCMP2P_Pos (11U)
  6104. #define TIM16_AF1_BKCMP2P_Msk (0x1UL << TIM16_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  6105. #define TIM16_AF1_BKCMP2P TIM16_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  6106. /******************* Bit definition for TIM17_AF1 register ******************/
  6107. #define TIM17_AF1_BKINE_Pos (0U)
  6108. #define TIM17_AF1_BKINE_Msk (0x1UL << TIM17_AF1_BKINE_Pos) /*!< 0x00000001 */
  6109. #define TIM17_AF1_BKINE TIM17_AF1_BKINE_Msk /*!<BRK BKIN input enable */
  6110. #define TIM17_AF1_BKCMP1E_Pos (1U)
  6111. #define TIM17_AF1_BKCMP1E_Msk (0x1UL << TIM17_AF1_BKCMP1E_Pos) /*!< 0x00000002 */
  6112. #define TIM17_AF1_BKCMP1E TIM17_AF1_BKCMP1E_Msk /*!<BRK COMP1 enable */
  6113. #define TIM17_AF1_BKCMP2E_Pos (2U)
  6114. #define TIM17_AF1_BKCMP2E_Msk (0x1UL << TIM17_AF1_BKCMP2E_Pos) /*!< 0x00000004 */
  6115. #define TIM17_AF1_BKCMP2E TIM17_AF1_BKCMP2E_Msk /*!<BRK COMP2 enable */
  6116. #define TIM17_AF1_BKINP_Pos (9U)
  6117. #define TIM17_AF1_BKINP_Msk (0x1UL << TIM17_AF1_BKINP_Pos) /*!< 0x00000200 */
  6118. #define TIM17_AF1_BKINP TIM17_AF1_BKINP_Msk /*!<BRK BKIN input polarity */
  6119. #define TIM17_AF1_BKCMP1P_Pos (10U)
  6120. #define TIM17_AF1_BKCMP1P_Msk (0x1UL << TIM17_AF1_BKCMP1P_Pos) /*!< 0x00000400 */
  6121. #define TIM17_AF1_BKCMP1P TIM17_AF1_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
  6122. #define TIM17_AF1_BKCMP2P_Pos (11U)
  6123. #define TIM17_AF1_BKCMP2P_Msk (0x1UL << TIM17_AF1_BKCMP2P_Pos) /*!< 0x00000800 */
  6124. #define TIM17_AF1_BKCMP2P TIM17_AF1_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
  6125. /******************* Bit definition for TIM_TISEL register *********************/
  6126. #define TIM_TISEL_TI1SEL_Pos (0U)
  6127. #define TIM_TISEL_TI1SEL_Msk (0xFUL << TIM_TISEL_TI1SEL_Pos) /*!< 0x0000000F */
  6128. #define TIM_TISEL_TI1SEL TIM_TISEL_TI1SEL_Msk /*!<TI1SEL[3:0] bits (TIM TI1 SEL)*/
  6129. #define TIM_TISEL_TI1SEL_0 (0x1UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000001 */
  6130. #define TIM_TISEL_TI1SEL_1 (0x2UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000002 */
  6131. #define TIM_TISEL_TI1SEL_2 (0x4UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000004 */
  6132. #define TIM_TISEL_TI1SEL_3 (0x8UL << TIM_TISEL_TI1SEL_Pos) /*!< 0x00000008 */
  6133. #define TIM_TISEL_TI2SEL_Pos (8U)
  6134. #define TIM_TISEL_TI2SEL_Msk (0xFUL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000F00 */
  6135. #define TIM_TISEL_TI2SEL TIM_TISEL_TI2SEL_Msk /*!<TI2SEL[3:0] bits (TIM TI2 SEL)*/
  6136. #define TIM_TISEL_TI2SEL_0 (0x1UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000100 */
  6137. #define TIM_TISEL_TI2SEL_1 (0x2UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000200 */
  6138. #define TIM_TISEL_TI2SEL_2 (0x4UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000400 */
  6139. #define TIM_TISEL_TI2SEL_3 (0x8UL << TIM_TISEL_TI2SEL_Pos) /*!< 0x00000800 */
  6140. #define TIM_TISEL_TI3SEL_Pos (16U)
  6141. #define TIM_TISEL_TI3SEL_Msk (0xFUL << TIM_TISEL_TI3SEL_Pos) /*!< 0x000F0000 */
  6142. #define TIM_TISEL_TI3SEL TIM_TISEL_TI3SEL_Msk /*!<TI3SEL[3:0] bits (TIM TI3 SEL)*/
  6143. #define TIM_TISEL_TI3SEL_0 (0x1UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00010000 */
  6144. #define TIM_TISEL_TI3SEL_1 (0x2UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00020000 */
  6145. #define TIM_TISEL_TI3SEL_2 (0x4UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00040000 */
  6146. #define TIM_TISEL_TI3SEL_3 (0x8UL << TIM_TISEL_TI3SEL_Pos) /*!< 0x00080000 */
  6147. #define TIM_TISEL_TI4SEL_Pos (24U)
  6148. #define TIM_TISEL_TI4SEL_Msk (0xFUL << TIM_TISEL_TI4SEL_Pos) /*!< 0x0F000000 */
  6149. #define TIM_TISEL_TI4SEL TIM_TISEL_TI4SEL_Msk /*!<TI4SEL[3:0] bits (TIM TI4 SEL)*/
  6150. #define TIM_TISEL_TI4SEL_0 (0x1UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x01000000 */
  6151. #define TIM_TISEL_TI4SEL_1 (0x2UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x02000000 */
  6152. #define TIM_TISEL_TI4SEL_2 (0x4UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x04000000 */
  6153. #define TIM_TISEL_TI4SEL_3 (0x8UL << TIM_TISEL_TI4SEL_Pos) /*!< 0x08000000 */
  6154. /******************************************************************************/
  6155. /* */
  6156. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  6157. /* */
  6158. /******************************************************************************/
  6159. /****************** Bit definition for USART_CR1 register *******************/
  6160. #define USART_CR1_UE_Pos (0U)
  6161. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00000001 */
  6162. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  6163. #define USART_CR1_UESM_Pos (1U)
  6164. #define USART_CR1_UESM_Msk (0x1UL << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  6165. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  6166. #define USART_CR1_RE_Pos (2U)
  6167. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  6168. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  6169. #define USART_CR1_TE_Pos (3U)
  6170. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  6171. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  6172. #define USART_CR1_IDLEIE_Pos (4U)
  6173. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  6174. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  6175. #define USART_CR1_RXNEIE_RXFNEIE_Pos (5U)
  6176. #define USART_CR1_RXNEIE_RXFNEIE_Msk (0x1UL << USART_CR1_RXNEIE_RXFNEIE_Pos) /*!< 0x00000020 */
  6177. #define USART_CR1_RXNEIE_RXFNEIE USART_CR1_RXNEIE_RXFNEIE_Msk /*!< RXNE/RXFIFO not empty Interrupt Enable */
  6178. #define USART_CR1_TCIE_Pos (6U)
  6179. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  6180. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  6181. #define USART_CR1_TXEIE_TXFNFIE_Pos (7U)
  6182. #define USART_CR1_TXEIE_TXFNFIE_Msk (0x1UL << USART_CR1_TXEIE_TXFNFIE_Pos) /*!< 0x00000080 */
  6183. #define USART_CR1_TXEIE_TXFNFIE USART_CR1_TXEIE_TXFNFIE_Msk /*!< TXE/TXFIFO not full Interrupt Enable */
  6184. #define USART_CR1_PEIE_Pos (8U)
  6185. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  6186. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  6187. #define USART_CR1_PS_Pos (9U)
  6188. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  6189. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  6190. #define USART_CR1_PCE_Pos (10U)
  6191. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  6192. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  6193. #define USART_CR1_WAKE_Pos (11U)
  6194. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  6195. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  6196. #define USART_CR1_M_Pos (12U)
  6197. #define USART_CR1_M_Msk (0x10001UL << USART_CR1_M_Pos) /*!< 0x10001000 */
  6198. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  6199. #define USART_CR1_M0_Pos (12U)
  6200. #define USART_CR1_M0_Msk (0x1UL << USART_CR1_M0_Pos) /*!< 0x00001000 */
  6201. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
  6202. #define USART_CR1_MME_Pos (13U)
  6203. #define USART_CR1_MME_Msk (0x1UL << USART_CR1_MME_Pos) /*!< 0x00002000 */
  6204. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  6205. #define USART_CR1_CMIE_Pos (14U)
  6206. #define USART_CR1_CMIE_Msk (0x1UL << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  6207. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  6208. #define USART_CR1_OVER8_Pos (15U)
  6209. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  6210. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  6211. #define USART_CR1_DEDT_Pos (16U)
  6212. #define USART_CR1_DEDT_Msk (0x1FUL << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  6213. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  6214. #define USART_CR1_DEDT_0 (0x01UL << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  6215. #define USART_CR1_DEDT_1 (0x02UL << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  6216. #define USART_CR1_DEDT_2 (0x04UL << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  6217. #define USART_CR1_DEDT_3 (0x08UL << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  6218. #define USART_CR1_DEDT_4 (0x10UL << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  6219. #define USART_CR1_DEAT_Pos (21U)
  6220. #define USART_CR1_DEAT_Msk (0x1FUL << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  6221. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  6222. #define USART_CR1_DEAT_0 (0x01UL << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  6223. #define USART_CR1_DEAT_1 (0x02UL << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  6224. #define USART_CR1_DEAT_2 (0x04UL << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  6225. #define USART_CR1_DEAT_3 (0x08UL << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  6226. #define USART_CR1_DEAT_4 (0x10UL << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  6227. #define USART_CR1_RTOIE_Pos (26U)
  6228. #define USART_CR1_RTOIE_Msk (0x1UL << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  6229. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  6230. #define USART_CR1_EOBIE_Pos (27U)
  6231. #define USART_CR1_EOBIE_Msk (0x1UL << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  6232. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  6233. #define USART_CR1_M1_Pos (28U)
  6234. #define USART_CR1_M1_Msk (0x1UL << USART_CR1_M1_Pos) /*!< 0x10000000 */
  6235. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
  6236. #define USART_CR1_FIFOEN_Pos (29U)
  6237. #define USART_CR1_FIFOEN_Msk (0x1UL << USART_CR1_FIFOEN_Pos) /*!< 0x20000000 */
  6238. #define USART_CR1_FIFOEN USART_CR1_FIFOEN_Msk /*!< FIFO mode enable */
  6239. #define USART_CR1_TXFEIE_Pos (30U)
  6240. #define USART_CR1_TXFEIE_Msk (0x1UL << USART_CR1_TXFEIE_Pos) /*!< 0x40000000 */
  6241. #define USART_CR1_TXFEIE USART_CR1_TXFEIE_Msk /*!< TXFIFO empty interrupt enable */
  6242. #define USART_CR1_RXFFIE_Pos (31U)
  6243. #define USART_CR1_RXFFIE_Msk (0x1UL << USART_CR1_RXFFIE_Pos) /*!< 0x80000000 */
  6244. #define USART_CR1_RXFFIE USART_CR1_RXFFIE_Msk /*!< RXFIFO Full interrupt enable */
  6245. /****************** Bit definition for USART_CR2 register *******************/
  6246. #define USART_CR2_SLVEN_Pos (0U)
  6247. #define USART_CR2_SLVEN_Msk (0x1UL << USART_CR2_SLVEN_Pos) /*!< 0x00000001 */
  6248. #define USART_CR2_SLVEN USART_CR2_SLVEN_Msk /*!< Synchronous Slave mode enable */
  6249. #define USART_CR2_DIS_NSS_Pos (3U)
  6250. #define USART_CR2_DIS_NSS_Msk (0x1UL << USART_CR2_DIS_NSS_Pos) /*!< 0x00000008 */
  6251. #define USART_CR2_DIS_NSS USART_CR2_DIS_NSS_Msk /*!< NSS input pin disable for SPI slave selection */
  6252. #define USART_CR2_ADDM7_Pos (4U)
  6253. #define USART_CR2_ADDM7_Msk (0x1UL << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  6254. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  6255. #define USART_CR2_LBDL_Pos (5U)
  6256. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  6257. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  6258. #define USART_CR2_LBDIE_Pos (6U)
  6259. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  6260. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  6261. #define USART_CR2_LBCL_Pos (8U)
  6262. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  6263. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  6264. #define USART_CR2_CPHA_Pos (9U)
  6265. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  6266. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  6267. #define USART_CR2_CPOL_Pos (10U)
  6268. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  6269. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  6270. #define USART_CR2_CLKEN_Pos (11U)
  6271. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  6272. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  6273. #define USART_CR2_STOP_Pos (12U)
  6274. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  6275. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  6276. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  6277. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  6278. #define USART_CR2_LINEN_Pos (14U)
  6279. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  6280. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  6281. #define USART_CR2_SWAP_Pos (15U)
  6282. #define USART_CR2_SWAP_Msk (0x1UL << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  6283. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  6284. #define USART_CR2_RXINV_Pos (16U)
  6285. #define USART_CR2_RXINV_Msk (0x1UL << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  6286. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  6287. #define USART_CR2_TXINV_Pos (17U)
  6288. #define USART_CR2_TXINV_Msk (0x1UL << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  6289. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  6290. #define USART_CR2_DATAINV_Pos (18U)
  6291. #define USART_CR2_DATAINV_Msk (0x1UL << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  6292. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  6293. #define USART_CR2_MSBFIRST_Pos (19U)
  6294. #define USART_CR2_MSBFIRST_Msk (0x1UL << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  6295. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  6296. #define USART_CR2_ABREN_Pos (20U)
  6297. #define USART_CR2_ABREN_Msk (0x1UL << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  6298. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  6299. #define USART_CR2_ABRMODE_Pos (21U)
  6300. #define USART_CR2_ABRMODE_Msk (0x3UL << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  6301. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  6302. #define USART_CR2_ABRMODE_0 (0x1UL << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  6303. #define USART_CR2_ABRMODE_1 (0x2UL << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  6304. #define USART_CR2_RTOEN_Pos (23U)
  6305. #define USART_CR2_RTOEN_Msk (0x1UL << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  6306. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  6307. #define USART_CR2_ADD_Pos (24U)
  6308. #define USART_CR2_ADD_Msk (0xFFUL << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  6309. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  6310. /****************** Bit definition for USART_CR3 register *******************/
  6311. #define USART_CR3_EIE_Pos (0U)
  6312. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  6313. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  6314. #define USART_CR3_IREN_Pos (1U)
  6315. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  6316. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  6317. #define USART_CR3_IRLP_Pos (2U)
  6318. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  6319. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  6320. #define USART_CR3_HDSEL_Pos (3U)
  6321. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  6322. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  6323. #define USART_CR3_NACK_Pos (4U)
  6324. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  6325. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  6326. #define USART_CR3_SCEN_Pos (5U)
  6327. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  6328. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  6329. #define USART_CR3_DMAR_Pos (6U)
  6330. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  6331. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  6332. #define USART_CR3_DMAT_Pos (7U)
  6333. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  6334. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  6335. #define USART_CR3_RTSE_Pos (8U)
  6336. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  6337. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  6338. #define USART_CR3_CTSE_Pos (9U)
  6339. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  6340. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  6341. #define USART_CR3_CTSIE_Pos (10U)
  6342. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  6343. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  6344. #define USART_CR3_ONEBIT_Pos (11U)
  6345. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  6346. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  6347. #define USART_CR3_OVRDIS_Pos (12U)
  6348. #define USART_CR3_OVRDIS_Msk (0x1UL << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  6349. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  6350. #define USART_CR3_DDRE_Pos (13U)
  6351. #define USART_CR3_DDRE_Msk (0x1UL << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  6352. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  6353. #define USART_CR3_DEM_Pos (14U)
  6354. #define USART_CR3_DEM_Msk (0x1UL << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  6355. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  6356. #define USART_CR3_DEP_Pos (15U)
  6357. #define USART_CR3_DEP_Msk (0x1UL << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  6358. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  6359. #define USART_CR3_SCARCNT_Pos (17U)
  6360. #define USART_CR3_SCARCNT_Msk (0x7UL << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  6361. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  6362. #define USART_CR3_SCARCNT_0 (0x1UL << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  6363. #define USART_CR3_SCARCNT_1 (0x2UL << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  6364. #define USART_CR3_SCARCNT_2 (0x4UL << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  6365. #define USART_CR3_WUS_Pos (20U)
  6366. #define USART_CR3_WUS_Msk (0x3UL << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  6367. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  6368. #define USART_CR3_WUS_0 (0x1UL << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  6369. #define USART_CR3_WUS_1 (0x2UL << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  6370. #define USART_CR3_WUFIE_Pos (22U)
  6371. #define USART_CR3_WUFIE_Msk (0x1UL << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  6372. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  6373. #define USART_CR3_TXFTIE_Pos (23U)
  6374. #define USART_CR3_TXFTIE_Msk (0x1UL << USART_CR3_TXFTIE_Pos) /*!< 0x00800000 */
  6375. #define USART_CR3_TXFTIE USART_CR3_TXFTIE_Msk /*!< TXFIFO threshold interrupt enable */
  6376. #define USART_CR3_TCBGTIE_Pos (24U)
  6377. #define USART_CR3_TCBGTIE_Msk (0x1UL << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
  6378. #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
  6379. #define USART_CR3_RXFTCFG_Pos (25U)
  6380. #define USART_CR3_RXFTCFG_Msk (0x7UL << USART_CR3_RXFTCFG_Pos) /*!< 0x0E000000 */
  6381. #define USART_CR3_RXFTCFG USART_CR3_RXFTCFG_Msk /*!< RXFIFO FIFO threshold configuration */
  6382. #define USART_CR3_RXFTCFG_0 (0x1UL << USART_CR3_RXFTCFG_Pos) /*!< 0x02000000 */
  6383. #define USART_CR3_RXFTCFG_1 (0x2UL << USART_CR3_RXFTCFG_Pos) /*!< 0x04000000 */
  6384. #define USART_CR3_RXFTCFG_2 (0x4UL << USART_CR3_RXFTCFG_Pos) /*!< 0x08000000 */
  6385. #define USART_CR3_RXFTIE_Pos (28U)
  6386. #define USART_CR3_RXFTIE_Msk (0x1UL << USART_CR3_RXFTIE_Pos) /*!< 0x10000000 */
  6387. #define USART_CR3_RXFTIE USART_CR3_RXFTIE_Msk /*!< RXFIFO threshold interrupt enable */
  6388. #define USART_CR3_TXFTCFG_Pos (29U)
  6389. #define USART_CR3_TXFTCFG_Msk (0x7UL << USART_CR3_TXFTCFG_Pos) /*!< 0xE0000000 */
  6390. #define USART_CR3_TXFTCFG USART_CR3_TXFTCFG_Msk /*!< TXFIFO threshold configuration */
  6391. #define USART_CR3_TXFTCFG_0 (0x1UL << USART_CR3_TXFTCFG_Pos) /*!< 0x20000000 */
  6392. #define USART_CR3_TXFTCFG_1 (0x2UL << USART_CR3_TXFTCFG_Pos) /*!< 0x40000000 */
  6393. #define USART_CR3_TXFTCFG_2 (0x4UL << USART_CR3_TXFTCFG_Pos) /*!< 0x80000000 */
  6394. /****************** Bit definition for USART_BRR register *******************/
  6395. #define USART_BRR_BRR ((uint16_t)0xFFFF) /*!< USART Baud rate register [15:0] */
  6396. /****************** Bit definition for USART_GTPR register ******************/
  6397. #define USART_GTPR_PSC_Pos (0U)
  6398. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  6399. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  6400. #define USART_GTPR_GT_Pos (8U)
  6401. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  6402. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  6403. /******************* Bit definition for USART_RTOR register *****************/
  6404. #define USART_RTOR_RTO_Pos (0U)
  6405. #define USART_RTOR_RTO_Msk (0xFFFFFFUL << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  6406. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  6407. #define USART_RTOR_BLEN_Pos (24U)
  6408. #define USART_RTOR_BLEN_Msk (0xFFUL << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  6409. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  6410. /******************* Bit definition for USART_RQR register ******************/
  6411. #define USART_RQR_ABRRQ ((uint16_t)0x0001) /*!< Auto-Baud Rate Request */
  6412. #define USART_RQR_SBKRQ ((uint16_t)0x0002) /*!< Send Break Request */
  6413. #define USART_RQR_MMRQ ((uint16_t)0x0004) /*!< Mute Mode Request */
  6414. #define USART_RQR_RXFRQ ((uint16_t)0x0008) /*!< Receive Data flush Request */
  6415. #define USART_RQR_TXFRQ ((uint16_t)0x0010) /*!< Transmit data flush Request */
  6416. /******************* Bit definition for USART_ISR register ******************/
  6417. #define USART_ISR_PE_Pos (0U)
  6418. #define USART_ISR_PE_Msk (0x1UL << USART_ISR_PE_Pos) /*!< 0x00000001 */
  6419. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  6420. #define USART_ISR_FE_Pos (1U)
  6421. #define USART_ISR_FE_Msk (0x1UL << USART_ISR_FE_Pos) /*!< 0x00000002 */
  6422. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  6423. #define USART_ISR_NE_Pos (2U)
  6424. #define USART_ISR_NE_Msk (0x1UL << USART_ISR_NE_Pos) /*!< 0x00000004 */
  6425. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  6426. #define USART_ISR_ORE_Pos (3U)
  6427. #define USART_ISR_ORE_Msk (0x1UL << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  6428. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  6429. #define USART_ISR_IDLE_Pos (4U)
  6430. #define USART_ISR_IDLE_Msk (0x1UL << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  6431. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  6432. #define USART_ISR_RXNE_RXFNE_Pos (5U)
  6433. #define USART_ISR_RXNE_RXFNE_Msk (0x1UL << USART_ISR_RXNE_RXFNE_Pos) /*!< 0x00000020 */
  6434. #define USART_ISR_RXNE_RXFNE USART_ISR_RXNE_RXFNE_Msk /*!< Read Data Register Not Empty/RXFIFO Not Empty */
  6435. #define USART_ISR_TC_Pos (6U)
  6436. #define USART_ISR_TC_Msk (0x1UL << USART_ISR_TC_Pos) /*!< 0x00000040 */
  6437. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  6438. #define USART_ISR_TXE_TXFNF_Pos (7U)
  6439. #define USART_ISR_TXE_TXFNF_Msk (0x1UL << USART_ISR_TXE_TXFNF_Pos) /*!< 0x00000080 */
  6440. #define USART_ISR_TXE_TXFNF USART_ISR_TXE_TXFNF_Msk /*!< Transmit Data Register Empty/TXFIFO Not Full */
  6441. #define USART_ISR_LBDF_Pos (8U)
  6442. #define USART_ISR_LBDF_Msk (0x1UL << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  6443. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  6444. #define USART_ISR_CTSIF_Pos (9U)
  6445. #define USART_ISR_CTSIF_Msk (0x1UL << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  6446. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  6447. #define USART_ISR_CTS_Pos (10U)
  6448. #define USART_ISR_CTS_Msk (0x1UL << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  6449. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  6450. #define USART_ISR_RTOF_Pos (11U)
  6451. #define USART_ISR_RTOF_Msk (0x1UL << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  6452. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  6453. #define USART_ISR_EOBF_Pos (12U)
  6454. #define USART_ISR_EOBF_Msk (0x1UL << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  6455. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  6456. #define USART_ISR_UDR_Pos (13U)
  6457. #define USART_ISR_UDR_Msk (0x1UL << USART_ISR_UDR_Pos) /*!< 0x00002000 */
  6458. #define USART_ISR_UDR USART_ISR_UDR_Msk /*!< SPI Slave Underrun Error Flag */
  6459. #define USART_ISR_ABRE_Pos (14U)
  6460. #define USART_ISR_ABRE_Msk (0x1UL << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  6461. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  6462. #define USART_ISR_ABRF_Pos (15U)
  6463. #define USART_ISR_ABRF_Msk (0x1UL << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  6464. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  6465. #define USART_ISR_BUSY_Pos (16U)
  6466. #define USART_ISR_BUSY_Msk (0x1UL << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  6467. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  6468. #define USART_ISR_CMF_Pos (17U)
  6469. #define USART_ISR_CMF_Msk (0x1UL << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  6470. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  6471. #define USART_ISR_SBKF_Pos (18U)
  6472. #define USART_ISR_SBKF_Msk (0x1UL << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  6473. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  6474. #define USART_ISR_RWU_Pos (19U)
  6475. #define USART_ISR_RWU_Msk (0x1UL << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  6476. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  6477. #define USART_ISR_WUF_Pos (20U)
  6478. #define USART_ISR_WUF_Msk (0x1UL << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  6479. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  6480. #define USART_ISR_TEACK_Pos (21U)
  6481. #define USART_ISR_TEACK_Msk (0x1UL << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  6482. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  6483. #define USART_ISR_REACK_Pos (22U)
  6484. #define USART_ISR_REACK_Msk (0x1UL << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  6485. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  6486. #define USART_ISR_TXFE_Pos (23U)
  6487. #define USART_ISR_TXFE_Msk (0x1UL << USART_ISR_TXFE_Pos) /*!< 0x00800000 */
  6488. #define USART_ISR_TXFE USART_ISR_TXFE_Msk /*!< TXFIFO Empty Flag */
  6489. #define USART_ISR_RXFF_Pos (24U)
  6490. #define USART_ISR_RXFF_Msk (0x1UL << USART_ISR_RXFF_Pos) /*!< 0x01000000 */
  6491. #define USART_ISR_RXFF USART_ISR_RXFF_Msk /*!< RXFIFO Full Flag */
  6492. #define USART_ISR_TCBGT_Pos (25U)
  6493. #define USART_ISR_TCBGT_Msk (0x1UL << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
  6494. #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */
  6495. #define USART_ISR_RXFT_Pos (26U)
  6496. #define USART_ISR_RXFT_Msk (0x1UL << USART_ISR_RXFT_Pos) /*!< 0x04000000 */
  6497. #define USART_ISR_RXFT USART_ISR_RXFT_Msk /*!< RXFIFO Threshold Flag */
  6498. #define USART_ISR_TXFT_Pos (27U)
  6499. #define USART_ISR_TXFT_Msk (0x1UL << USART_ISR_TXFT_Pos) /*!< 0x08000000 */
  6500. #define USART_ISR_TXFT USART_ISR_TXFT_Msk /*!< TXFIFO Threshold Flag */
  6501. /******************* Bit definition for USART_ICR register ******************/
  6502. #define USART_ICR_PECF_Pos (0U)
  6503. #define USART_ICR_PECF_Msk (0x1UL << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  6504. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  6505. #define USART_ICR_FECF_Pos (1U)
  6506. #define USART_ICR_FECF_Msk (0x1UL << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  6507. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  6508. #define USART_ICR_NECF_Pos (2U)
  6509. #define USART_ICR_NECF_Msk (0x1UL << USART_ICR_NECF_Pos) /*!< 0x00000004 */
  6510. #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */
  6511. #define USART_ICR_ORECF_Pos (3U)
  6512. #define USART_ICR_ORECF_Msk (0x1UL << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  6513. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  6514. #define USART_ICR_IDLECF_Pos (4U)
  6515. #define USART_ICR_IDLECF_Msk (0x1UL << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  6516. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  6517. #define USART_ICR_TXFECF_Pos (5U)
  6518. #define USART_ICR_TXFECF_Msk (0x1UL << USART_ICR_TXFECF_Pos) /*!< 0x00000020 */
  6519. #define USART_ICR_TXFECF USART_ICR_TXFECF_Msk /*!< TXFIFO Empty Clear Flag */
  6520. #define USART_ICR_TCCF_Pos (6U)
  6521. #define USART_ICR_TCCF_Msk (0x1UL << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  6522. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  6523. #define USART_ICR_TCBGTCF_Pos (7U)
  6524. #define USART_ICR_TCBGTCF_Msk (0x1UL << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
  6525. #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
  6526. #define USART_ICR_LBDCF_Pos (8U)
  6527. #define USART_ICR_LBDCF_Msk (0x1UL << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  6528. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  6529. #define USART_ICR_CTSCF_Pos (9U)
  6530. #define USART_ICR_CTSCF_Msk (0x1UL << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  6531. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  6532. #define USART_ICR_RTOCF_Pos (11U)
  6533. #define USART_ICR_RTOCF_Msk (0x1UL << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  6534. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  6535. #define USART_ICR_EOBCF_Pos (12U)
  6536. #define USART_ICR_EOBCF_Msk (0x1UL << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  6537. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  6538. #define USART_ICR_UDRCF_Pos (13U)
  6539. #define USART_ICR_UDRCF_Msk (0x1UL << USART_ICR_UDRCF_Pos) /*!< 0x00002000 */
  6540. #define USART_ICR_UDRCF USART_ICR_UDRCF_Msk /*!< SPI Slave Underrun Clear Flag */
  6541. #define USART_ICR_CMCF_Pos (17U)
  6542. #define USART_ICR_CMCF_Msk (0x1UL << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  6543. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  6544. #define USART_ICR_WUCF_Pos (20U)
  6545. #define USART_ICR_WUCF_Msk (0x1UL << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  6546. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  6547. /******************* Bit definition for USART_RDR register ******************/
  6548. #define USART_RDR_RDR_Pos (0U)
  6549. #define USART_RDR_RDR_Msk (0x1FFUL << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  6550. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  6551. /******************* Bit definition for USART_TDR register ******************/
  6552. #define USART_TDR_TDR_Pos (0U)
  6553. #define USART_TDR_TDR_Msk (0x1FFUL << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  6554. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  6555. /******************* Bit definition for USART_PRESC register ****************/
  6556. #define USART_PRESC_PRESCALER_Pos (0U)
  6557. #define USART_PRESC_PRESCALER_Msk (0xFUL << USART_PRESC_PRESCALER_Pos) /*!< 0x0000000F */
  6558. #define USART_PRESC_PRESCALER USART_PRESC_PRESCALER_Msk /*!< PRESCALER[3:0] bits (Clock prescaler) */
  6559. #define USART_PRESC_PRESCALER_0 (0x1UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000001 */
  6560. #define USART_PRESC_PRESCALER_1 (0x2UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000002 */
  6561. #define USART_PRESC_PRESCALER_2 (0x4UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000004 */
  6562. #define USART_PRESC_PRESCALER_3 (0x8UL << USART_PRESC_PRESCALER_Pos) /*!< 0x00000008 */
  6563. /******************************************************************************/
  6564. /* */
  6565. /* Window WATCHDOG */
  6566. /* */
  6567. /******************************************************************************/
  6568. /******************* Bit definition for WWDG_CR register ********************/
  6569. #define WWDG_CR_T_Pos (0U)
  6570. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  6571. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6572. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x00000001 */
  6573. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x00000002 */
  6574. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x00000004 */
  6575. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x00000008 */
  6576. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x00000010 */
  6577. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x00000020 */
  6578. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x00000040 */
  6579. #define WWDG_CR_WDGA_Pos (7U)
  6580. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  6581. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  6582. /******************* Bit definition for WWDG_CFR register *******************/
  6583. #define WWDG_CFR_W_Pos (0U)
  6584. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  6585. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  6586. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  6587. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  6588. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  6589. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  6590. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  6591. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  6592. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  6593. #define WWDG_CFR_WDGTB_Pos (11U)
  6594. #define WWDG_CFR_WDGTB_Msk (0x7UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00003800 */
  6595. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[2:0] bits (Timer Base) */
  6596. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000800 */
  6597. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00001000 */
  6598. #define WWDG_CFR_WDGTB_2 (0x4UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00002000 */
  6599. #define WWDG_CFR_EWI_Pos (9U)
  6600. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  6601. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  6602. /******************* Bit definition for WWDG_SR register ********************/
  6603. #define WWDG_SR_EWIF_Pos (0U)
  6604. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  6605. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  6606. /******************************************************************************/
  6607. /* */
  6608. /* Debug MCU */
  6609. /* */
  6610. /******************************************************************************/
  6611. /******************** Bit definition for DBG_IDCODE register *************/
  6612. #define DBG_IDCODE_DEV_ID_Pos (0U)
  6613. #define DBG_IDCODE_DEV_ID_Msk (0xFFFUL << DBG_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  6614. #define DBG_IDCODE_DEV_ID DBG_IDCODE_DEV_ID_Msk
  6615. #define DBG_IDCODE_REV_ID_Pos (16U)
  6616. #define DBG_IDCODE_REV_ID_Msk (0xFFFFUL << DBG_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  6617. #define DBG_IDCODE_REV_ID DBG_IDCODE_REV_ID_Msk
  6618. /******************** Bit definition for DBG_CR register *****************/
  6619. #define DBG_CR_DBG_STOP_Pos (1U)
  6620. #define DBG_CR_DBG_STOP_Msk (0x1UL << DBG_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  6621. #define DBG_CR_DBG_STOP DBG_CR_DBG_STOP_Msk
  6622. #define DBG_CR_DBG_STANDBY_Pos (2U)
  6623. #define DBG_CR_DBG_STANDBY_Msk (0x1UL << DBG_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  6624. #define DBG_CR_DBG_STANDBY DBG_CR_DBG_STANDBY_Msk
  6625. /******************** Bit definition for DBG_APB_FZ1 register ***********/
  6626. #define DBG_APB_FZ1_DBG_TIM3_STOP_Pos (1U)
  6627. #define DBG_APB_FZ1_DBG_TIM3_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  6628. #define DBG_APB_FZ1_DBG_TIM3_STOP DBG_APB_FZ1_DBG_TIM3_STOP_Msk
  6629. #define DBG_APB_FZ1_DBG_RTC_STOP_Pos (10U)
  6630. #define DBG_APB_FZ1_DBG_RTC_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  6631. #define DBG_APB_FZ1_DBG_RTC_STOP DBG_APB_FZ1_DBG_RTC_STOP_Msk
  6632. #define DBG_APB_FZ1_DBG_WWDG_STOP_Pos (11U)
  6633. #define DBG_APB_FZ1_DBG_WWDG_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  6634. #define DBG_APB_FZ1_DBG_WWDG_STOP DBG_APB_FZ1_DBG_WWDG_STOP_Msk
  6635. #define DBG_APB_FZ1_DBG_IWDG_STOP_Pos (12U)
  6636. #define DBG_APB_FZ1_DBG_IWDG_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  6637. #define DBG_APB_FZ1_DBG_IWDG_STOP DBG_APB_FZ1_DBG_IWDG_STOP_Msk
  6638. #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos (21U)
  6639. #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk (0x1UL << DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Pos) /*!< 0x00200000 */
  6640. #define DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP_Msk
  6641. /******************** Bit definition for DBG_APB_FZ2 register ************/
  6642. #define DBG_APB_FZ2_DBG_TIM1_STOP_Pos (11U)
  6643. #define DBG_APB_FZ2_DBG_TIM1_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
  6644. #define DBG_APB_FZ2_DBG_TIM1_STOP DBG_APB_FZ2_DBG_TIM1_STOP_Msk
  6645. #define DBG_APB_FZ2_DBG_TIM14_STOP_Pos (15U)
  6646. #define DBG_APB_FZ2_DBG_TIM14_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM14_STOP_Pos) /*!< 0x00008000 */
  6647. #define DBG_APB_FZ2_DBG_TIM14_STOP DBG_APB_FZ2_DBG_TIM14_STOP_Msk
  6648. #define DBG_APB_FZ2_DBG_TIM16_STOP_Pos (17U)
  6649. #define DBG_APB_FZ2_DBG_TIM16_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
  6650. #define DBG_APB_FZ2_DBG_TIM16_STOP DBG_APB_FZ2_DBG_TIM16_STOP_Msk
  6651. #define DBG_APB_FZ2_DBG_TIM17_STOP_Pos (18U)
  6652. #define DBG_APB_FZ2_DBG_TIM17_STOP_Msk (0x1UL << DBG_APB_FZ2_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
  6653. #define DBG_APB_FZ2_DBG_TIM17_STOP DBG_APB_FZ2_DBG_TIM17_STOP_Msk
  6654. /** @addtogroup Exported_macros
  6655. * @{
  6656. */
  6657. /******************************* ADC Instances ********************************/
  6658. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  6659. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  6660. /******************************* CRC Instances ********************************/
  6661. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  6662. /******************************** DMA Instances *******************************/
  6663. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  6664. ((INSTANCE) == DMA1_Channel2) || \
  6665. ((INSTANCE) == DMA1_Channel3) || \
  6666. ((INSTANCE) == DMA1_Channel4) || \
  6667. ((INSTANCE) == DMA1_Channel5))
  6668. /******************************** DMAMUX Instances ****************************/
  6669. #define IS_DMAMUX_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMAMUX1)
  6670. #define IS_DMAMUX_REQUEST_GEN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMAMUX1_RequestGenerator0) || \
  6671. ((INSTANCE) == DMAMUX1_RequestGenerator1) || \
  6672. ((INSTANCE) == DMAMUX1_RequestGenerator2) || \
  6673. ((INSTANCE) == DMAMUX1_RequestGenerator3))
  6674. /******************************* GPIO Instances *******************************/
  6675. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6676. ((INSTANCE) == GPIOB) || \
  6677. ((INSTANCE) == GPIOC) || \
  6678. ((INSTANCE) == GPIOD) || \
  6679. ((INSTANCE) == GPIOF))
  6680. /******************************* GPIO AF Instances ****************************/
  6681. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  6682. /**************************** GPIO Lock Instances *****************************/
  6683. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6684. ((INSTANCE) == GPIOB) || \
  6685. ((INSTANCE) == GPIOC))
  6686. /******************************** I2C Instances *******************************/
  6687. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  6688. ((INSTANCE) == I2C2))
  6689. /****************************** RTC Instances *********************************/
  6690. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  6691. /****************************** SMBUS Instances *******************************/
  6692. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1))
  6693. /****************************** WAKEUP_FROMSTOP Instances *******************************/
  6694. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1))
  6695. /******************************** SPI Instances *******************************/
  6696. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6697. ((INSTANCE) == SPI2))
  6698. /******************************** SPI Instances *******************************/
  6699. #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
  6700. /****************** TIM Instances : All supported instances *******************/
  6701. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6702. ((INSTANCE) == TIM3) || \
  6703. ((INSTANCE) == TIM14) || \
  6704. ((INSTANCE) == TIM16) || \
  6705. ((INSTANCE) == TIM17))
  6706. /****************** TIM Instances : supporting 32 bits counter ****************/
  6707. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (0)
  6708. /****************** TIM Instances : supporting the break function *************/
  6709. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6710. ((INSTANCE) == TIM16) || \
  6711. ((INSTANCE) == TIM17))
  6712. /************** TIM Instances : supporting Break source selection *************/
  6713. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6714. ((INSTANCE) == TIM16) || \
  6715. ((INSTANCE) == TIM17))
  6716. /****************** TIM Instances : supporting 2 break inputs *****************/
  6717. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  6718. /************* TIM Instances : at least 1 capture/compare channel *************/
  6719. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6720. ((INSTANCE) == TIM3) || \
  6721. ((INSTANCE) == TIM14) || \
  6722. ((INSTANCE) == TIM16) || \
  6723. ((INSTANCE) == TIM17))
  6724. /************ TIM Instances : at least 2 capture/compare channels *************/
  6725. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6726. ((INSTANCE) == TIM3))
  6727. /************ TIM Instances : at least 3 capture/compare channels *************/
  6728. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6729. ((INSTANCE) == TIM3))
  6730. /************ TIM Instances : at least 4 capture/compare channels *************/
  6731. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6732. ((INSTANCE) == TIM3))
  6733. /****************** TIM Instances : at least 5 capture/compare channels *******/
  6734. #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  6735. /****************** TIM Instances : at least 6 capture/compare channels *******/
  6736. #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  6737. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  6738. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6739. ((INSTANCE) == TIM16) || \
  6740. ((INSTANCE) == TIM17))
  6741. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  6742. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6743. ((INSTANCE) == TIM3) || \
  6744. ((INSTANCE) == TIM16) || \
  6745. ((INSTANCE) == TIM17))
  6746. /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
  6747. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6748. ((INSTANCE) == TIM3) || \
  6749. ((INSTANCE) == TIM14) || \
  6750. ((INSTANCE) == TIM16) || \
  6751. ((INSTANCE) == TIM17))
  6752. /******************** TIM Instances : DMA burst feature ***********************/
  6753. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6754. ((INSTANCE) == TIM3) || \
  6755. ((INSTANCE) == TIM16) || \
  6756. ((INSTANCE) == TIM17))
  6757. /******************* TIM Instances : output(s) available **********************/
  6758. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  6759. ((((INSTANCE) == TIM1) && \
  6760. (((CHANNEL) == TIM_CHANNEL_1) || \
  6761. ((CHANNEL) == TIM_CHANNEL_2) || \
  6762. ((CHANNEL) == TIM_CHANNEL_3) || \
  6763. ((CHANNEL) == TIM_CHANNEL_4) || \
  6764. ((CHANNEL) == TIM_CHANNEL_5) || \
  6765. ((CHANNEL) == TIM_CHANNEL_6))) \
  6766. || \
  6767. (((INSTANCE) == TIM3) && \
  6768. (((CHANNEL) == TIM_CHANNEL_1) || \
  6769. ((CHANNEL) == TIM_CHANNEL_2) || \
  6770. ((CHANNEL) == TIM_CHANNEL_3) || \
  6771. ((CHANNEL) == TIM_CHANNEL_4))) \
  6772. || \
  6773. (((INSTANCE) == TIM14) && \
  6774. (((CHANNEL) == TIM_CHANNEL_1))) \
  6775. || \
  6776. (((INSTANCE) == TIM16) && \
  6777. (((CHANNEL) == TIM_CHANNEL_1))) \
  6778. || \
  6779. (((INSTANCE) == TIM17) && \
  6780. (((CHANNEL) == TIM_CHANNEL_1))))
  6781. /****************** TIM Instances : supporting complementary output(s) ********/
  6782. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  6783. ((((INSTANCE) == TIM1) && \
  6784. (((CHANNEL) == TIM_CHANNEL_1) || \
  6785. ((CHANNEL) == TIM_CHANNEL_2) || \
  6786. ((CHANNEL) == TIM_CHANNEL_3))) \
  6787. || \
  6788. (((INSTANCE) == TIM16) && \
  6789. ((CHANNEL) == TIM_CHANNEL_1)) \
  6790. || \
  6791. (((INSTANCE) == TIM17) && \
  6792. ((CHANNEL) == TIM_CHANNEL_1)))
  6793. /****************** TIM Instances : supporting clock division *****************/
  6794. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6795. ((INSTANCE) == TIM3) || \
  6796. ((INSTANCE) == TIM14) || \
  6797. ((INSTANCE) == TIM16) || \
  6798. ((INSTANCE) == TIM17))
  6799. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  6800. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6801. ((INSTANCE) == TIM3))
  6802. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  6803. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6804. ((INSTANCE) == TIM3))
  6805. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  6806. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6807. ((INSTANCE) == TIM3))
  6808. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  6809. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6810. ((INSTANCE) == TIM3))
  6811. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  6812. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  6813. /****************** TIM Instances : supporting commutation event generation ***/
  6814. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6815. ((INSTANCE) == TIM16) || \
  6816. ((INSTANCE) == TIM17))
  6817. /****************** TIM Instances : supporting counting mode selection ********/
  6818. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6819. ((INSTANCE) == TIM3))
  6820. /****************** TIM Instances : supporting encoder interface **************/
  6821. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6822. ((INSTANCE) == TIM3))
  6823. /****************** TIM Instances : supporting Hall sensor interface **********/
  6824. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6825. ((INSTANCE) == TIM3))
  6826. /**************** TIM Instances : external trigger input available ************/
  6827. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6828. ((INSTANCE) == TIM3))
  6829. /************* TIM Instances : supporting ETR source selection ***************/
  6830. #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6831. ((INSTANCE) == TIM3))
  6832. /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
  6833. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6834. ((INSTANCE) == TIM3))
  6835. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  6836. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6837. ((INSTANCE) == TIM3))
  6838. /****************** TIM Instances : supporting OCxREF clear *******************/
  6839. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6840. ((INSTANCE) == TIM3))
  6841. /****************** TIM Instances : supporting bitfield OCCS in SMCR register *******************/
  6842. #define IS_TIM_OCCS_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6843. ((INSTANCE) == TIM3))
  6844. /****************** TIM Instances : remapping capability **********************/
  6845. #define IS_TIM_REMAP_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  6846. /****************** TIM Instances : supporting repetition counter *************/
  6847. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6848. ((INSTANCE) == TIM16) || \
  6849. ((INSTANCE) == TIM17))
  6850. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  6851. #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  6852. /******************* TIM Instances : Timer input XOR function *****************/
  6853. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6854. ((INSTANCE) == TIM3))
  6855. /******************* TIM Instances : Timer input selection ********************/
  6856. #define IS_TIM_TISEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6857. ((INSTANCE) == TIM3) || \
  6858. ((INSTANCE) == TIM14) || \
  6859. ((INSTANCE) == TIM16) || \
  6860. ((INSTANCE) == TIM17))
  6861. /************ TIM Instances : Advanced timers ********************************/
  6862. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  6863. /******************** UART Instances : Asynchronous mode **********************/
  6864. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6865. ((INSTANCE) == USART2))
  6866. /******************** USART Instances : Synchronous mode **********************/
  6867. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6868. ((INSTANCE) == USART2))
  6869. /****************** UART Instances : Hardware Flow control ********************/
  6870. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6871. ((INSTANCE) == USART2))
  6872. /********************* USART Instances : Smard card mode ***********************/
  6873. #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6874. /****************** UART Instances : Auto Baud Rate detection ****************/
  6875. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6876. /******************** UART Instances : Half-Duplex mode **********************/
  6877. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6878. ((INSTANCE) == USART2))
  6879. /******************** UART Instances : LIN mode **********************/
  6880. #define IS_UART_LIN_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6881. /******************** UART Instances : Wake-up from Stop mode **********************/
  6882. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6883. /****************** UART Instances : Driver Enable *****************/
  6884. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6885. ((INSTANCE) == USART2))
  6886. /****************** UART Instances : SPI Slave selection mode ***************/
  6887. #define IS_UART_SPI_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6888. ((INSTANCE) == USART2))
  6889. /****************** UART Instances : Driver Enable *****************/
  6890. #define IS_UART_FIFO_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6891. /*********************** UART Instances : IRDA mode ***************************/
  6892. #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART1)
  6893. #define IS_LPUART_INSTANCE(INSTANCE) (0U)
  6894. /****************************** IWDG Instances ********************************/
  6895. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  6896. /****************************** WWDG Instances ********************************/
  6897. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  6898. /******************************************************************************/
  6899. /* For a painless codes migration between the STM32G0xx device product */
  6900. /* lines, the aliases defined below are put in place to overcome the */
  6901. /* differences in the interrupt handlers and IRQn definitions. */
  6902. /* No need to update developed interrupt code when moving across */
  6903. /* product lines within the same STM32G0 Family */
  6904. /******************************************************************************/
  6905. /* Aliases for IRQn_Type */
  6906. #define SVC_IRQn SVCall_IRQn
  6907. /**
  6908. * @}
  6909. */
  6910. /**
  6911. * @}
  6912. */
  6913. /**
  6914. * @}
  6915. */
  6916. #ifdef __cplusplus
  6917. }
  6918. #endif /* __cplusplus */
  6919. #endif /* STM32G030xx_H */
  6920. /**
  6921. * @}
  6922. */
  6923. /**
  6924. * @}
  6925. */