stm32g0xx_hal.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /**
  2. ******************************************************************************
  3. * @file stm32g0xx_hal.h
  4. * @author MCD Application Team
  5. * @brief This file contains all the functions prototypes for the HAL
  6. * module driver.
  7. ******************************************************************************
  8. * @attention
  9. *
  10. * Copyright (c) 2018 STMicroelectronics.
  11. * All rights reserved.
  12. *
  13. * This software is licensed under terms that can be found in the LICENSE file
  14. * in the root directory of this software component.
  15. * If no LICENSE file comes with this software, it is provided AS-IS.
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32G0xx_HAL_H
  21. #define STM32G0xx_HAL_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32g0xx_hal_conf.h"
  27. /** @addtogroup STM32G0xx_HAL_Driver
  28. * @{
  29. */
  30. /** @defgroup HAL HAL
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup HAL_TICK_FREQ Tick Frequency
  35. * @{
  36. */
  37. typedef enum
  38. {
  39. HAL_TICK_FREQ_10HZ = 100U,
  40. HAL_TICK_FREQ_100HZ = 10U,
  41. HAL_TICK_FREQ_1KHZ = 1U,
  42. HAL_TICK_FREQ_DEFAULT = HAL_TICK_FREQ_1KHZ
  43. } HAL_TickFreqTypeDef;
  44. /**
  45. * @}
  46. */
  47. /* Exported constants --------------------------------------------------------*/
  48. /** @defgroup HAL_Exported_Constants HAL Exported Constants
  49. * @{
  50. */
  51. /** @defgroup SYSCFG_Exported_Constants SYSCFG Exported Constants
  52. * @{
  53. */
  54. /** @defgroup SYSCFG_BootMode Boot Mode
  55. * @{
  56. */
  57. #define SYSCFG_BOOT_MAINFLASH 0x00000000U /*!< Main Flash memory mapped at 0x0000 0000 */
  58. #define SYSCFG_BOOT_SYSTEMFLASH SYSCFG_CFGR1_MEM_MODE_0 /*!< System Flash memory mapped at 0x0000 0000 */
  59. #define SYSCFG_BOOT_SRAM (SYSCFG_CFGR1_MEM_MODE_1 | SYSCFG_CFGR1_MEM_MODE_0) /*!< Embedded SRAM mapped at 0x0000 0000 */
  60. /**
  61. * @}
  62. */
  63. /** @defgroup SYSCFG_Break Break
  64. * @{
  65. */
  66. #define SYSCFG_BREAK_SP SYSCFG_CFGR2_SPL /*!< Enables and locks the SRAM Parity error signal with Break Input of TIM1/15/16/17 */
  67. #if defined(SYSCFG_CFGR2_PVDL)
  68. #define SYSCFG_BREAK_PVD SYSCFG_CFGR2_PVDL /*!< Enables and locks the PVD connection with TIM1/15/16/17 Break Input and also the PVDE and PLS bits of the Power Control Interface */
  69. #endif /* SYSCFG_CFGR2_PVDL */
  70. #define SYSCFG_BREAK_LOCKUP SYSCFG_CFGR2_CLL /*!< Enables and locks the LOCKUP output of CortexM0+ with Break Input of TIM1/15/16/17 */
  71. #define SYSCFG_BREAK_ECC SYSCFG_CFGR2_ECCL /*!< Enables and locks the ECC of CortexM0+ with Break Input of TIM1/15/16/17 */
  72. /**
  73. * @}
  74. */
  75. #if defined(SYSCFG_CDEN_SUPPORT)
  76. /** @defgroup SYSCFG_ClampingDiode Clamping Diode
  77. * @{
  78. */
  79. #define SYSCFG_CDEN_PA1 SYSCFG_CFGR2_PA1_CDEN /*!< Enables Clamping Diode on PA1 */
  80. #define SYSCFG_CDEN_PA3 SYSCFG_CFGR2_PA3_CDEN /*!< Enables Clamping Diode on PA3 */
  81. #define SYSCFG_CDEN_PA5 SYSCFG_CFGR2_PA5_CDEN /*!< Enables Clamping Diode on PA5 */
  82. #define SYSCFG_CDEN_PA6 SYSCFG_CFGR2_PA6_CDEN /*!< Enables Clamping Diode on PA6 */
  83. #define SYSCFG_CDEN_PA13 SYSCFG_CFGR2_PA13_CDEN /*!< Enables Clamping Diode on PA13 */
  84. #define SYSCFG_CDEN_PB0 SYSCFG_CFGR2_PB0_CDEN /*!< Enables Clamping Diode on PB0 */
  85. #define SYSCFG_CDEN_PB1 SYSCFG_CFGR2_PB1_CDEN /*!< Enables Clamping Diode on PB1 */
  86. #define SYSCFG_CDEN_PB2 SYSCFG_CFGR2_PB2_CDEN /*!< Enables Clamping Diode on PB2 */
  87. /**
  88. * @}
  89. */
  90. #endif /* SYSCFG_CDEN_SUPPORT */
  91. /** @defgroup HAL_Pin_remapping Pin remapping
  92. * @{
  93. */
  94. /* Only available on cut2.0 */
  95. #define SYSCFG_REMAP_PA11 SYSCFG_CFGR1_PA11_RMP /*!< PA11 pad behaves digitally as PA9 GPIO pin */
  96. #define SYSCFG_REMAP_PA12 SYSCFG_CFGR1_PA12_RMP /*!< PA12 pad behaves digitally as PA10 GPIO pin */
  97. /**
  98. * @}
  99. */
  100. /** @defgroup HAL_IR_ENV_SEL IR Modulation Envelope signal selection
  101. * @{
  102. */
  103. #define HAL_SYSCFG_IRDA_ENV_SEL_TIM16 (SYSCFG_CFGR1_IR_MOD_0 & SYSCFG_CFGR1_IR_MOD_1) /*!< 00: Timer16 is selected as IR Modulation envelope source */
  104. #define HAL_SYSCFG_IRDA_ENV_SEL_USART1 (SYSCFG_CFGR1_IR_MOD_0) /*!< 01: USART1 is selected as IR Modulation envelope source */
  105. #if defined(USART4)
  106. #define HAL_SYSCFG_IRDA_ENV_SEL_USART4 (SYSCFG_CFGR1_IR_MOD_1) /*!< 10: USART4 is selected as IR Modulation envelope source */
  107. #else
  108. #define HAL_SYSCFG_IRDA_ENV_SEL_USART2 (SYSCFG_CFGR1_IR_MOD_1) /*!< 10: USART2 is selected as IR Modulation envelope source */
  109. #endif /* USART4 */
  110. /**
  111. * @}
  112. */
  113. /** @defgroup HAL_IR_POL_SEL IR output polarity selection
  114. * @{
  115. */
  116. #define HAL_SYSCFG_IRDA_POLARITY_NOT_INVERTED 0x00000000U /*!< 00: IR output polarity not inverted */
  117. #define HAL_SYSCFG_IRDA_POLARITY_INVERTED SYSCFG_CFGR1_IR_POL /*!< 01: IR output polarity inverted */
  118. /**
  119. * @}
  120. */
  121. #if defined(VREFBUF)
  122. /** @defgroup SYSCFG_VREFBUF_VoltageScale VREFBUF Voltage Scale
  123. * @{
  124. */
  125. #define SYSCFG_VREFBUF_VOLTAGE_SCALE0 0x00000000U /*!< Voltage reference scale 0: VREF_OUT1 around 2.048 V.
  126. This requires VDDA equal to or higher than 2.4 V. */
  127. #define SYSCFG_VREFBUF_VOLTAGE_SCALE1 VREFBUF_CSR_VRS /*!< Voltage reference scale 1: VREF_OUT1 around 2.5 V.
  128. This requires VDDA equal to or higher than 2.8 V. */
  129. /**
  130. * @}
  131. */
  132. /** @defgroup SYSCFG_VREFBUF_HighImpedance VREFBUF High Impedance
  133. * @{
  134. */
  135. #define SYSCFG_VREFBUF_HIGH_IMPEDANCE_DISABLE 0x00000000U /*!< VREF_plus pin is internally connected to Voltage reference buffer output */
  136. #define SYSCFG_VREFBUF_HIGH_IMPEDANCE_ENABLE VREFBUF_CSR_HIZ /*!< VREF_plus pin is high impedance */
  137. /**
  138. * @}
  139. */
  140. #endif /* VREFBUF */
  141. /** @defgroup SYSCFG_FastModePlus_GPIO Fast mode Plus on GPIO
  142. * @{
  143. */
  144. /** @brief Fast mode Plus driving capability on a specific GPIO
  145. */
  146. #define SYSCFG_FASTMODEPLUS_PB6 SYSCFG_CFGR1_I2C_PB6_FMP /*!< Enable Fast mode Plus on PB6 */
  147. #define SYSCFG_FASTMODEPLUS_PB7 SYSCFG_CFGR1_I2C_PB7_FMP /*!< Enable Fast mode Plus on PB7 */
  148. #define SYSCFG_FASTMODEPLUS_PB8 SYSCFG_CFGR1_I2C_PB8_FMP /*!< Enable Fast mode Plus on PB8 */
  149. #define SYSCFG_FASTMODEPLUS_PB9 SYSCFG_CFGR1_I2C_PB9_FMP /*!< Enable Fast mode Plus on PB9 */
  150. #define SYSCFG_FASTMODEPLUS_PA9 SYSCFG_CFGR1_I2C_PA9_FMP /*!< Enable Fast mode Plus on PA9 */
  151. #define SYSCFG_FASTMODEPLUS_PA10 SYSCFG_CFGR1_I2C_PA10_FMP /*!< Enable Fast mode Plus on PA10 */
  152. /**
  153. * @}
  154. */
  155. /** @defgroup SYSCFG_FastModePlus_I2Cx Fast mode Plus driving capability activation for I2Cx
  156. * @{
  157. */
  158. /** @brief Fast mode Plus driving capability on a specific GPIO
  159. */
  160. #define SYSCFG_FASTMODEPLUS_I2C1 SYSCFG_CFGR1_I2C1_FMP /*!< Enable Fast mode Plus on I2C1 */
  161. #define SYSCFG_FASTMODEPLUS_I2C2 SYSCFG_CFGR1_I2C2_FMP /*!< Enable Fast mode Plus on I2C2 */
  162. #if defined (I2C3)
  163. #define SYSCFG_FASTMODEPLUS_I2C3 SYSCFG_CFGR1_I2C3_FMP /*!< Enable Fast mode Plus on I2C3 */
  164. #endif /* I2C3 */
  165. /**
  166. * @}
  167. */
  168. #if defined (SYSCFG_CFGR1_UCPD1_STROBE) || defined (SYSCFG_CFGR1_UCPD2_STROBE)
  169. /** @defgroup SYSCFG_UCPDx_STROBE SYSCFG Dead Battery feature configuration
  170. * @{
  171. */
  172. #define SYSCFG_UCPD1_STROBE SYSCFG_CFGR1_UCPD1_STROBE /*!< UCPD1 Dead battery sw configuration */
  173. #define SYSCFG_UCPD2_STROBE SYSCFG_CFGR1_UCPD2_STROBE /*!< UCPD2 Dead battery sw configuration */
  174. /**
  175. * @}
  176. */
  177. #endif /* SYSCFG_CFGR1_UCPD1_STROBE) || SYSCFG_CFGR1_UCPD2_STROBE */
  178. /** @defgroup HAL_ISR_Wrapper HAL ISR Wrapper
  179. * @brief ISR Wrapper
  180. * @{
  181. */
  182. #define HAL_SYSCFG_ITLINE0 0x00000000U /*!< Internal define for macro handling */
  183. #define HAL_SYSCFG_ITLINE1 0x00000001U /*!< Internal define for macro handling */
  184. #define HAL_SYSCFG_ITLINE2 0x00000002U /*!< Internal define for macro handling */
  185. #define HAL_SYSCFG_ITLINE3 0x00000003U /*!< Internal define for macro handling */
  186. #define HAL_SYSCFG_ITLINE4 0x00000004U /*!< Internal define for macro handling */
  187. #define HAL_SYSCFG_ITLINE5 0x00000005U /*!< Internal define for macro handling */
  188. #define HAL_SYSCFG_ITLINE6 0x00000006U /*!< Internal define for macro handling */
  189. #define HAL_SYSCFG_ITLINE7 0x00000007U /*!< Internal define for macro handling */
  190. #define HAL_SYSCFG_ITLINE8 0x00000008U /*!< Internal define for macro handling */
  191. #define HAL_SYSCFG_ITLINE9 0x00000009U /*!< Internal define for macro handling */
  192. #define HAL_SYSCFG_ITLINE10 0x0000000AU /*!< Internal define for macro handling */
  193. #define HAL_SYSCFG_ITLINE11 0x0000000BU /*!< Internal define for macro handling */
  194. #define HAL_SYSCFG_ITLINE12 0x0000000CU /*!< Internal define for macro handling */
  195. #define HAL_SYSCFG_ITLINE13 0x0000000DU /*!< Internal define for macro handling */
  196. #define HAL_SYSCFG_ITLINE14 0x0000000EU /*!< Internal define for macro handling */
  197. #define HAL_SYSCFG_ITLINE15 0x0000000FU /*!< Internal define for macro handling */
  198. #define HAL_SYSCFG_ITLINE16 0x00000010U /*!< Internal define for macro handling */
  199. #define HAL_SYSCFG_ITLINE17 0x00000011U /*!< Internal define for macro handling */
  200. #define HAL_SYSCFG_ITLINE18 0x00000012U /*!< Internal define for macro handling */
  201. #define HAL_SYSCFG_ITLINE19 0x00000013U /*!< Internal define for macro handling */
  202. #define HAL_SYSCFG_ITLINE20 0x00000014U /*!< Internal define for macro handling */
  203. #define HAL_SYSCFG_ITLINE21 0x00000015U /*!< Internal define for macro handling */
  204. #define HAL_SYSCFG_ITLINE22 0x00000016U /*!< Internal define for macro handling */
  205. #define HAL_SYSCFG_ITLINE23 0x00000017U /*!< Internal define for macro handling */
  206. #define HAL_SYSCFG_ITLINE24 0x00000018U /*!< Internal define for macro handling */
  207. #define HAL_SYSCFG_ITLINE25 0x00000019U /*!< Internal define for macro handling */
  208. #define HAL_SYSCFG_ITLINE26 0x0000001AU /*!< Internal define for macro handling */
  209. #define HAL_SYSCFG_ITLINE27 0x0000001BU /*!< Internal define for macro handling */
  210. #define HAL_SYSCFG_ITLINE28 0x0000001CU /*!< Internal define for macro handling */
  211. #define HAL_SYSCFG_ITLINE29 0x0000001DU /*!< Internal define for macro handling */
  212. #define HAL_SYSCFG_ITLINE30 0x0000001EU /*!< Internal define for macro handling */
  213. #define HAL_SYSCFG_ITLINE31 0x0000001FU /*!< Internal define for macro handling */
  214. #define HAL_ITLINE_WWDG ((HAL_SYSCFG_ITLINE0 << 0x18U) | SYSCFG_ITLINE0_SR_EWDG) /*!< WWDG has expired .... */
  215. #if defined (PWR_PVD_SUPPORT)
  216. #define HAL_ITLINE_PVDOUT ((HAL_SYSCFG_ITLINE1 << 0x18U) | SYSCFG_ITLINE1_SR_PVDOUT) /*!< Power voltage detection Interrupt .... */
  217. #endif /* PWR_PVD_SUPPORT */
  218. #if defined (PWR_PVM_SUPPORT)
  219. #define HAL_ITLINE_PVMOUT ((HAL_SYSCFG_ITLINE1 << 0x18U) | SYSCFG_ITLINE1_SR_PVMOUT) /*!< Power voltage monitor Interrupt .... */
  220. #endif /* PWR_PVM_SUPPORT */
  221. #define HAL_ITLINE_RTC ((HAL_SYSCFG_ITLINE2 << 0x18U) | SYSCFG_ITLINE2_SR_RTC) /*!< RTC -> exti[19] Interrupt */
  222. #define HAL_ITLINE_TAMPER ((HAL_SYSCFG_ITLINE2 << 0x18U) | SYSCFG_ITLINE2_SR_TAMPER) /*!< TAMPER -> exti[21] interrupt .... */
  223. #define HAL_ITLINE_FLASH_ECC ((HAL_SYSCFG_ITLINE3 << 0x18U) | SYSCFG_ITLINE3_SR_FLASH_ECC) /*!< Flash ECC Interrupt */
  224. #define HAL_ITLINE_FLASH_ITF ((HAL_SYSCFG_ITLINE3 << 0x18U) | SYSCFG_ITLINE3_SR_FLASH_ITF) /*!< Flash ITF Interrupt */
  225. #define HAL_ITLINE_CLK_CTRL ((HAL_SYSCFG_ITLINE4 << 0x18U) | SYSCFG_ITLINE4_SR_CLK_CTRL) /*!< CLK Control Interrupt */
  226. #if defined (CRS)
  227. #define HAL_ITLINE_CRS ((HAL_SYSCFG_ITLINE4 << 0x18U) | SYSCFG_ITLINE4_SR_CRS) /*!< CRS Interrupt */
  228. #endif /*CRS */
  229. #define HAL_ITLINE_EXTI0 ((HAL_SYSCFG_ITLINE5 << 0x18U) | SYSCFG_ITLINE5_SR_EXTI0) /*!< External Interrupt 0 */
  230. #define HAL_ITLINE_EXTI1 ((HAL_SYSCFG_ITLINE5 << 0x18U) | SYSCFG_ITLINE5_SR_EXTI1) /*!< External Interrupt 1 */
  231. #define HAL_ITLINE_EXTI2 ((HAL_SYSCFG_ITLINE6 << 0x18U) | SYSCFG_ITLINE6_SR_EXTI2) /*!< External Interrupt 2 */
  232. #define HAL_ITLINE_EXTI3 ((HAL_SYSCFG_ITLINE6 << 0x18U) | SYSCFG_ITLINE6_SR_EXTI3) /*!< External Interrupt 3 */
  233. #define HAL_ITLINE_EXTI4 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI4) /*!< EXTI4 Interrupt */
  234. #define HAL_ITLINE_EXTI5 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI5) /*!< EXTI5 Interrupt */
  235. #define HAL_ITLINE_EXTI6 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI6) /*!< EXTI6 Interrupt */
  236. #define HAL_ITLINE_EXTI7 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI7) /*!< EXTI7 Interrupt */
  237. #define HAL_ITLINE_EXTI8 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI8) /*!< EXTI8 Interrupt */
  238. #define HAL_ITLINE_EXTI9 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI9) /*!< EXTI9 Interrupt */
  239. #define HAL_ITLINE_EXTI10 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI10) /*!< EXTI10 Interrupt */
  240. #define HAL_ITLINE_EXTI11 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI11) /*!< EXTI11 Interrupt */
  241. #define HAL_ITLINE_EXTI12 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI12) /*!< EXTI12 Interrupt */
  242. #define HAL_ITLINE_EXTI13 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI13) /*!< EXTI13 Interrupt */
  243. #define HAL_ITLINE_EXTI14 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI14) /*!< EXTI14 Interrupt */
  244. #define HAL_ITLINE_EXTI15 ((HAL_SYSCFG_ITLINE7 << 0x18U) | SYSCFG_ITLINE7_SR_EXTI15) /*!< EXTI15 Interrupt */
  245. #if defined (UCPD1)
  246. #define HAL_ITLINE_UCPD1 ((HAL_SYSCFG_ITLINE8 << 0x18U) | SYSCFG_ITLINE8_SR_UCPD1) /*!< UCPD1 Interrupt */
  247. #endif /* UCPD1 */
  248. #if defined (UCPD2)
  249. #define HAL_ITLINE_UCPD2 ((HAL_SYSCFG_ITLINE8 << 0x18U) | SYSCFG_ITLINE8_SR_UCPD2) /*!< UCPD2 Interrupt */
  250. #endif /* UCPD2 */
  251. #if defined (STM32G0C1xx) || defined (STM32G0B1xx) || defined (STM32G0B0xx)
  252. #define HAL_ITLINE_USB ((HAL_SYSCFG_ITLINE8 << 0x18U) | SYSCFG_ITLINE8_SR_USB) /*!< USB Interrupt */
  253. #endif /* STM32G0C1xx) || STM32G0B1xx) || STM32G0B0xx */
  254. #define HAL_ITLINE_DMA1_CH1 ((HAL_SYSCFG_ITLINE9 << 0x18U) | SYSCFG_ITLINE9_SR_DMA1_CH1) /*!< DMA1 Channel 1 Interrupt */
  255. #define HAL_ITLINE_DMA1_CH2 ((HAL_SYSCFG_ITLINE10 << 0x18U) | SYSCFG_ITLINE10_SR_DMA1_CH2) /*!< DMA1 Channel 2 Interrupt */
  256. #define HAL_ITLINE_DMA1_CH3 ((HAL_SYSCFG_ITLINE10 << 0x18U) | SYSCFG_ITLINE10_SR_DMA1_CH3) /*!< DMA1 Channel 3 Interrupt */
  257. #define HAL_ITLINE_DMAMUX1 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMAMUX1) /*!< DMAMUX1 Interrupt */
  258. #define HAL_ITLINE_DMA1_CH4 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA1_CH4) /*!< DMA1 Channel 4 Interrupt */
  259. #define HAL_ITLINE_DMA1_CH5 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA1_CH5) /*!< DMA1 Channel 5 Interrupt */
  260. #if defined(DMA1_Channel7)
  261. #define HAL_ITLINE_DMA1_CH6 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA1_CH6) /*!< DMA1 Channel 6 Interrupt */
  262. #define HAL_ITLINE_DMA1_CH7 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA1_CH7) /*!< DMA1 Channel 7 Interrupt */
  263. #endif /* DMA1_Channel7 */
  264. #if defined (DMA2)
  265. #define HAL_ITLINE_DMA2_CH1 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA2_CH1) /*!< DMA2 Channel 1 Interrupt */
  266. #define HAL_ITLINE_DMA2_CH2 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA2_CH2) /*!< DMA2 Channel 2 Interrupt */
  267. #define HAL_ITLINE_DMA2_CH3 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA2_CH3) /*!< DMA2 Channel 3 Interrupt */
  268. #define HAL_ITLINE_DMA2_CH4 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA2_CH4) /*!< DMA2 Channel 4 Interrupt */
  269. #define HAL_ITLINE_DMA2_CH5 ((HAL_SYSCFG_ITLINE11 << 0x18U) | SYSCFG_ITLINE11_SR_DMA2_CH5) /*!< DMA2 Channel 5 Interrupt */
  270. #endif /* DMA2 */
  271. #define HAL_ITLINE_ADC ((HAL_SYSCFG_ITLINE12 << 0x18U) | SYSCFG_ITLINE12_SR_ADC) /*!< ADC Interrupt */
  272. #if defined (COMP1)
  273. #define HAL_ITLINE_COMP1 ((HAL_SYSCFG_ITLINE12 << 0x18U) | SYSCFG_ITLINE12_SR_COMP1) /*!< COMP1 Interrupt -> exti[17] */
  274. #endif /* COMP1 */
  275. #if defined (COMP2)
  276. #define HAL_ITLINE_COMP2 ((HAL_SYSCFG_ITLINE12 << 0x18U) | SYSCFG_ITLINE12_SR_COMP2) /*!< COMP2 Interrupt -> exti[18] */
  277. #endif /* COMP2 */
  278. #if defined (COMP3)
  279. #define HAL_ITLINE_COMP3 ((HAL_SYSCFG_ITLINE12 << 0x18U) | SYSCFG_ITLINE12_SR_COMP3) /*!< COMP3 Interrupt -> exti[1x] */
  280. #endif /* COMP3 */
  281. #define HAL_ITLINE_TIM1_BRK ((HAL_SYSCFG_ITLINE13 << 0x18U) | SYSCFG_ITLINE13_SR_TIM1_BRK) /*!< TIM1 BRK Interrupt */
  282. #define HAL_ITLINE_TIM1_UPD ((HAL_SYSCFG_ITLINE13 << 0x18U) | SYSCFG_ITLINE13_SR_TIM1_UPD) /*!< TIM1 UPD Interrupt */
  283. #define HAL_ITLINE_TIM1_TRG ((HAL_SYSCFG_ITLINE13 << 0x18U) | SYSCFG_ITLINE13_SR_TIM1_TRG) /*!< TIM1 TRG Interrupt */
  284. #define HAL_ITLINE_TIM1_CCU ((HAL_SYSCFG_ITLINE13 << 0x18U) | SYSCFG_ITLINE13_SR_TIM1_CCU) /*!< TIM1 CCU Interrupt */
  285. #define HAL_ITLINE_TIM1_CC ((HAL_SYSCFG_ITLINE14 << 0x18U) | SYSCFG_ITLINE14_SR_TIM1_CC) /*!< TIM1 CC Interrupt */
  286. #if defined (TIM2)
  287. #define HAL_ITLINE_TIM2 ((HAL_SYSCFG_ITLINE15 << 0x18U) | SYSCFG_ITLINE15_SR_TIM2_GLB) /*!< TIM2 Interrupt */
  288. #endif /* TIM2 */
  289. #define HAL_ITLINE_TIM3 ((HAL_SYSCFG_ITLINE16 << 0x18U) | SYSCFG_ITLINE16_SR_TIM3_GLB) /*!< TIM3 Interrupt */
  290. #if defined (TIM4)
  291. #define HAL_ITLINE_TIM4 ((HAL_SYSCFG_ITLINE16 << 0x18U) | SYSCFG_ITLINE16_SR_TIM4_GLB) /*!< TIM4 Interrupt */
  292. #endif /* TIM4 */
  293. #if defined(TIM6)
  294. #define HAL_ITLINE_TIM6 ((HAL_SYSCFG_ITLINE17 << 0x18U) | SYSCFG_ITLINE17_SR_TIM6_GLB) /*!< TIM6 Interrupt */
  295. #endif /* TIM6 */
  296. #if defined(DAC1)
  297. #define HAL_ITLINE_DAC ((HAL_SYSCFG_ITLINE17 << 0x18U) | SYSCFG_ITLINE17_SR_DAC) /*!< DAC Interrupt */
  298. #endif /* DAC1 */
  299. #if defined(LPTIM1)
  300. #define HAL_ITLINE_LPTIM1 ((HAL_SYSCFG_ITLINE17 << 0x18U) | SYSCFG_ITLINE17_SR_LPTIM1_GLB) /*!< LPTIM1 Interrupt -> exti[29] */
  301. #endif /* LPTIM1 */
  302. #if defined(TIM7)
  303. #define HAL_ITLINE_TIM7 ((HAL_SYSCFG_ITLINE18 << 0x18U) | SYSCFG_ITLINE18_SR_TIM7_GLB) /*!< TIM7 Interrupt */
  304. #endif /* TIM7 */
  305. #if defined(LPTIM2)
  306. #define HAL_ITLINE_LPTIM2 ((HAL_SYSCFG_ITLINE18 << 0x18U) | SYSCFG_ITLINE18_SR_LPTIM2_GLB) /*!< LPTIM2 Interrupt -> exti[30] */
  307. #endif /* LPTIM2 */
  308. #define HAL_ITLINE_TIM14 ((HAL_SYSCFG_ITLINE19 << 0x18U) | SYSCFG_ITLINE19_SR_TIM14_GLB) /*!< TIM14 Interrupt */
  309. #if defined(TIM15)
  310. #define HAL_ITLINE_TIM15 ((HAL_SYSCFG_ITLINE20 << 0x18U) | SYSCFG_ITLINE20_SR_TIM15_GLB) /*!< TIM15 Interrupt */
  311. #endif /* TIM15 */
  312. #define HAL_ITLINE_TIM16 ((HAL_SYSCFG_ITLINE21 << 0x18U) | SYSCFG_ITLINE21_SR_TIM16_GLB) /*!< TIM16 Interrupt */
  313. #if defined (FDCAN1) || defined (FDCAN2)
  314. #define HAL_ITLINE_FDCAN1_IT0 ((HAL_SYSCFG_ITLINE21 << 0x18U) | SYSCFG_ITLINE21_SR_FDCAN1_IT0) /*!< FDCAN1_IT0 Interrupt */
  315. #define HAL_ITLINE_FDCAN2_IT0 ((HAL_SYSCFG_ITLINE21 << 0x18U) | SYSCFG_ITLINE21_SR_FDCAN2_IT0) /*!< FDCAN2_IT0 Interrupt */
  316. #endif /* FDCAN1 || FDCAN2 */
  317. #define HAL_ITLINE_TIM17 ((HAL_SYSCFG_ITLINE22 << 0x18U) | SYSCFG_ITLINE22_SR_TIM17_GLB) /*!< TIM17 Interrupt */
  318. #if defined (FDCAN1) || defined (FDCAN2)
  319. #define HAL_ITLINE_FDCAN1_IT1 ((HAL_SYSCFG_ITLINE22 << 0x18U) | SYSCFG_ITLINE22_SR_FDCAN1_IT1) /*!< FDCAN1_IT1 Interrupt */
  320. #define HAL_ITLINE_FDCAN2_IT1 ((HAL_SYSCFG_ITLINE22 << 0x18U) | SYSCFG_ITLINE22_SR_FDCAN2_IT1) /*!< FDCAN2_IT1 Interrupt */
  321. #endif /* FDCAN1 || FDCAN2 */
  322. #define HAL_ITLINE_I2C1 ((HAL_SYSCFG_ITLINE23 << 0x18U) | SYSCFG_ITLINE23_SR_I2C1_GLB) /*!< I2C1 Interrupt -> exti[23] */
  323. #define HAL_ITLINE_I2C2 ((HAL_SYSCFG_ITLINE24 << 0x18U) | SYSCFG_ITLINE24_SR_I2C2_GLB) /*!< I2C2 Interrupt -> exti[24] */
  324. #if defined (I2C3)
  325. #define HAL_ITLINE_I2C3 ((HAL_SYSCFG_ITLINE24 << 0x18U) | SYSCFG_ITLINE24_SR_I2C3_GLB) /*!< I2C3 Interrupt -> exti[22] */
  326. #endif /* I2C3 */
  327. #define HAL_ITLINE_SPI1 ((HAL_SYSCFG_ITLINE25 << 0x18U) | SYSCFG_ITLINE25_SR_SPI1) /*!< SPI1 Interrupt */
  328. #define HAL_ITLINE_SPI2 ((HAL_SYSCFG_ITLINE26 << 0x18U) | SYSCFG_ITLINE26_SR_SPI2) /*!< SPI2 Interrupt */
  329. #if defined (SPI3)
  330. #define HAL_ITLINE_SPI3 ((HAL_SYSCFG_ITLINE26 << 0x18U) | SYSCFG_ITLINE26_SR_SPI3) /*!< SPI3 Interrupt */
  331. #endif /* SPI3 */
  332. #define HAL_ITLINE_USART1 ((HAL_SYSCFG_ITLINE27 << 0x18U) | SYSCFG_ITLINE27_SR_USART1_GLB) /*!< USART1 GLB Interrupt -> exti[25] */
  333. #define HAL_ITLINE_USART2 ((HAL_SYSCFG_ITLINE28 << 0x18U) | SYSCFG_ITLINE28_SR_USART2_GLB) /*!< USART2 GLB Interrupt -> exti[26] */
  334. #if defined (LPUART2)
  335. #define HAL_ITLINE_LPUART2 ((HAL_SYSCFG_ITLINE28 << 0x18U) | SYSCFG_ITLINE28_SR_LPUART2_GLB) /*!< LPUART2 GLB Interrupt -> exti[26] */
  336. #endif /* LPUART2 */
  337. #if defined(USART3)
  338. #define HAL_ITLINE_USART3 ((HAL_SYSCFG_ITLINE29 << 0x18U) | SYSCFG_ITLINE29_SR_USART3_GLB) /*!< USART3 Interrupt .... */
  339. #endif /* USART3 */
  340. #if defined(USART4)
  341. #define HAL_ITLINE_USART4 ((HAL_SYSCFG_ITLINE29 << 0x18U) | SYSCFG_ITLINE29_SR_USART4_GLB) /*!< USART4 Interrupt .... */
  342. #endif /* USART4 */
  343. #if defined (LPUART1)
  344. #define HAL_ITLINE_LPUART1 ((HAL_SYSCFG_ITLINE29 << 0x18U) | SYSCFG_ITLINE29_SR_LPUART1_GLB) /*!< LPUART1 Interrupt -> exti[28]*/
  345. #endif /* LPUART1 */
  346. #if defined (USART5)
  347. #define HAL_ITLINE_USART5 ((HAL_SYSCFG_ITLINE29 << 0x18U) | SYSCFG_ITLINE29_SR_USART5_GLB) /*!< USART5 Interrupt .... */
  348. #endif /* USART5 */
  349. #if defined (USART6)
  350. #define HAL_ITLINE_USART6 ((HAL_SYSCFG_ITLINE29 << 0x18U) | SYSCFG_ITLINE29_SR_USART6_GLB) /*!< USART6 Interrupt .... */
  351. #endif /* USART6 */
  352. #if defined (CEC)
  353. #define HAL_ITLINE_CEC ((HAL_SYSCFG_ITLINE30 << 0x18U) | SYSCFG_ITLINE30_SR_CEC) /*!< CEC Interrupt -> exti[27] */
  354. #endif /* CEC */
  355. #if defined (RNG)
  356. #define HAL_ITLINE_RNG ((HAL_SYSCFG_ITLINE31 << 0x18U) | SYSCFG_ITLINE31_SR_RNG) /*!< RNG Interrupt */
  357. #endif /* RNG */
  358. #if defined (AES)
  359. #define HAL_ITLINE_AES ((HAL_SYSCFG_ITLINE31 << 0x18U) | SYSCFG_ITLINE31_SR_AES) /*!< AES Interrupt */
  360. #endif /* AES */
  361. /**
  362. * @}
  363. */
  364. /**
  365. * @}
  366. */
  367. /**
  368. * @}
  369. */
  370. /* Exported macros -----------------------------------------------------------*/
  371. /** @defgroup HAL_Exported_Macros HAL Exported Macros
  372. * @{
  373. */
  374. /** @defgroup DBG_Exported_Macros DBG Exported Macros
  375. * @{
  376. */
  377. /** @brief Freeze and Unfreeze Peripherals in Debug mode
  378. */
  379. #if defined(DBG_APB_FZ1_DBG_TIM2_STOP)
  380. #define __HAL_DBGMCU_FREEZE_TIM2() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM2_STOP)
  381. #define __HAL_DBGMCU_UNFREEZE_TIM2() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM2_STOP)
  382. #endif /* DBG_APB_FZ1_DBG_TIM2_STOP */
  383. #if defined(DBG_APB_FZ1_DBG_TIM3_STOP)
  384. #define __HAL_DBGMCU_FREEZE_TIM3() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM3_STOP)
  385. #define __HAL_DBGMCU_UNFREEZE_TIM3() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM3_STOP)
  386. #endif /* DBG_APB_FZ1_DBG_TIM3_STOP */
  387. #if defined(DBG_APB_FZ1_DBG_TIM4_STOP)
  388. #define __HAL_DBGMCU_FREEZE_TIM4() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM4_STOP)
  389. #define __HAL_DBGMCU_UNFREEZE_TIM4() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM4_STOP)
  390. #endif /* DBG_APB_FZ1_DBG_TIM4_STOP */
  391. #if defined(DBG_APB_FZ1_DBG_TIM6_STOP)
  392. #define __HAL_DBGMCU_FREEZE_TIM6() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM6_STOP)
  393. #define __HAL_DBGMCU_UNFREEZE_TIM6() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM6_STOP)
  394. #endif /* DBG_APB_FZ1_DBG_TIM6_STOP */
  395. #if defined(DBG_APB_FZ1_DBG_TIM7_STOP)
  396. #define __HAL_DBGMCU_FREEZE_TIM7() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM7_STOP)
  397. #define __HAL_DBGMCU_UNFREEZE_TIM7() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_TIM7_STOP)
  398. #endif /* DBG_APB_FZ1_DBG_TIM7_STOP */
  399. #if defined(DBG_APB_FZ1_DBG_RTC_STOP)
  400. #define __HAL_DBGMCU_FREEZE_RTC() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_RTC_STOP)
  401. #define __HAL_DBGMCU_UNFREEZE_RTC() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_RTC_STOP)
  402. #endif /* DBG_APB_FZ1_DBG_RTC_STOP */
  403. #if defined(DBG_APB_FZ1_DBG_WWDG_STOP)
  404. #define __HAL_DBGMCU_FREEZE_WWDG() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_WWDG_STOP)
  405. #define __HAL_DBGMCU_UNFREEZE_WWDG() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_WWDG_STOP)
  406. #endif /* DBG_APB_FZ1_DBG_WWDG_STOP */
  407. #if defined(DBG_APB_FZ1_DBG_IWDG_STOP)
  408. #define __HAL_DBGMCU_FREEZE_IWDG() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_IWDG_STOP)
  409. #define __HAL_DBGMCU_UNFREEZE_IWDG() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_IWDG_STOP)
  410. #endif /* DBG_APB_FZ1_DBG_IWDG_STOP */
  411. #if defined(DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP)
  412. #define __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP)
  413. #define __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP)
  414. #endif /* DBG_APB_FZ1_DBG_I2C1_SMBUS_TIMEOUT_STOP */
  415. #if defined(DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP)
  416. #define __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP)
  417. #define __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP)
  418. #endif /* DBG_APB_FZ1_DBG_I2C2_SMBUS_TIMEOUT_STOP */
  419. #if defined(DBG_APB_FZ1_DBG_LPTIM1_STOP)
  420. #define __HAL_DBGMCU_FREEZE_LPTIM1() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_LPTIM1_STOP)
  421. #define __HAL_DBGMCU_UNFREEZE_LPTIM1() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_LPTIM1_STOP)
  422. #endif /* DBG_APB_FZ1_DBG_LPTIM1_STOP */
  423. #if defined(DBG_APB_FZ1_DBG_LPTIM2_STOP)
  424. #define __HAL_DBGMCU_FREEZE_LPTIM2() SET_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_LPTIM2_STOP)
  425. #define __HAL_DBGMCU_UNFREEZE_LPTIM2() CLEAR_BIT(DBG->APBFZ1, DBG_APB_FZ1_DBG_LPTIM2_STOP)
  426. #endif /* DBG_APB_FZ1_DBG_LPTIM2_STOP */
  427. #if defined(DBG_APB_FZ2_DBG_TIM1_STOP)
  428. #define __HAL_DBGMCU_FREEZE_TIM1() SET_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM1_STOP)
  429. #define __HAL_DBGMCU_UNFREEZE_TIM1() CLEAR_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM1_STOP)
  430. #endif /* DBG_APB_FZ2_DBG_TIM1_STOP */
  431. #if defined(DBG_APB_FZ2_DBG_TIM14_STOP)
  432. #define __HAL_DBGMCU_FREEZE_TIM14() SET_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM14_STOP)
  433. #define __HAL_DBGMCU_UNFREEZE_TIM14() CLEAR_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM14_STOP)
  434. #endif /* DBG_APB_FZ2_DBG_TIM14_STOP */
  435. #if defined(DBG_APB_FZ2_DBG_TIM15_STOP)
  436. #define __HAL_DBGMCU_FREEZE_TIM15() SET_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM15_STOP)
  437. #define __HAL_DBGMCU_UNFREEZE_TIM15() CLEAR_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM15_STOP)
  438. #endif /* DBG_APB_FZ2_DBG_TIM15_STOP */
  439. #if defined(DBG_APB_FZ2_DBG_TIM16_STOP)
  440. #define __HAL_DBGMCU_FREEZE_TIM16() SET_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM16_STOP)
  441. #define __HAL_DBGMCU_UNFREEZE_TIM16() CLEAR_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM16_STOP)
  442. #endif /* DBG_APB_FZ2_DBG_TIM16_STOP */
  443. #if defined(DBG_APB_FZ2_DBG_TIM17_STOP)
  444. #define __HAL_DBGMCU_FREEZE_TIM17() SET_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM17_STOP)
  445. #define __HAL_DBGMCU_UNFREEZE_TIM17() CLEAR_BIT(DBG->APBFZ2, DBG_APB_FZ2_DBG_TIM17_STOP)
  446. #endif /* DBG_APB_FZ2_DBG_TIM17_STOP */
  447. /**
  448. * @}
  449. */
  450. /** @defgroup SYSCFG_Exported_Macros SYSCFG Exported Macros
  451. * @{
  452. */
  453. /**
  454. * @brief ISR wrapper check
  455. * @note Allow to determine interrupt source per line.
  456. */
  457. #define __HAL_GET_PENDING_IT(__SOURCE__) (SYSCFG->IT_LINE_SR[((__SOURCE__) >> 0x18U)] & ((__SOURCE__) & 0x00FFFFFF))
  458. /** @brief Main Flash memory mapped at 0x00000000
  459. */
  460. #define __HAL_SYSCFG_REMAPMEMORY_FLASH() CLEAR_BIT(SYSCFG->CFGR1, SYSCFG_CFGR1_MEM_MODE)
  461. /** @brief System Flash memory mapped at 0x00000000
  462. */
  463. #define __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH() MODIFY_REG(SYSCFG->CFGR1, SYSCFG_CFGR1_MEM_MODE, SYSCFG_CFGR1_MEM_MODE_0)
  464. /** @brief Embedded SRAM mapped at 0x00000000
  465. */
  466. #define __HAL_SYSCFG_REMAPMEMORY_SRAM() \
  467. MODIFY_REG(SYSCFG->CFGR1, SYSCFG_CFGR1_MEM_MODE, (SYSCFG_CFGR1_MEM_MODE_1|SYSCFG_CFGR1_MEM_MODE_0))
  468. /**
  469. * @brief Return the boot mode as configured by user.
  470. * @retval The boot mode as configured by user. The returned value can be one
  471. * of the following values @ref SYSCFG_BootMode
  472. */
  473. #define __HAL_SYSCFG_GET_BOOT_MODE() READ_BIT(SYSCFG->CFGR1, SYSCFG_CFGR1_MEM_MODE)
  474. /** @brief SYSCFG Break ECC lock.
  475. * Enable and lock the connection of Flash ECC error connection to TIM1 Break input.
  476. * @note The selected configuration is locked and can be unlocked only by system reset.
  477. */
  478. #define __HAL_SYSCFG_BREAK_ECC_LOCK() SET_BIT(SYSCFG->CFGR2, SYSCFG_CFGR2_ECCL)
  479. /** @brief SYSCFG Break Cortex-M0+ Lockup lock.
  480. * Enables and locks the connection of Cortex-M0+ LOCKUP (Hardfault) output to TIM1/15/16/17 Break input
  481. * @note The selected configuration is locked and can be unlocked only by system reset.
  482. */
  483. #define __HAL_SYSCFG_BREAK_LOCKUP_LOCK() SET_BIT(SYSCFG->CFGR2, SYSCFG_CFGR2_CLL)
  484. #if defined(SYSCFG_CFGR2_PVDL)
  485. /** @brief SYSCFG Break PVD lock.
  486. * Enables and locks the PVD connection with Timer1/15/16/17 Break input, as well as the PVDE and PLS[2:0] in the PWR_CR register
  487. * @note The selected configuration is locked and can be unlocked only by system reset
  488. */
  489. #define __HAL_SYSCFG_BREAK_PVD_LOCK() SET_BIT(SYSCFG->CFGR2, SYSCFG_CFGR2_PVDL)
  490. #endif /* SYSCFG_CFGR2_PVDL */
  491. /** @brief SYSCFG Break SRAM PARITY lock
  492. * Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1/15/16/17
  493. * @note The selected configuration is locked and can only be unlocked by system reset
  494. */
  495. #define __HAL_SYSCFG_BREAK_SRAMPARITY_LOCK() SET_BIT(SYSCFG->CFGR2,SYSCFG_CFGR2_SPL)
  496. /** @brief Parity check on RAM disable macro
  497. * @note Disabling the parity check on RAM locks the configuration bit.
  498. * To re-enable the parity check on RAM perform a system reset.
  499. */
  500. #define __HAL_SYSCFG_RAM_PARITYCHECK_DISABLE() (SYSCFG->CFGR2 |= SYSCFG_CFGR2_SPF)
  501. /** @brief Set the PEF bit to clear the SRAM Parity Error Flag.
  502. */
  503. #define __HAL_SYSCFG_CLEAR_FLAG() SET_BIT(SYSCFG->CFGR2, SYSCFG_CFGR2_SPF)
  504. /** @brief Fast-mode Plus driving capability enable/disable macros
  505. * @param __FASTMODEPLUS__ This parameter can be a value of @ref SYSCFG_FastModePlus_GPIO
  506. */
  507. #define __HAL_SYSCFG_FASTMODEPLUS_ENABLE(__FASTMODEPLUS__) do {assert_param(IS_SYSCFG_FASTMODEPLUS((__FASTMODEPLUS__)));\
  508. SET_BIT(SYSCFG->CFGR1, (__FASTMODEPLUS__));\
  509. }while(0U)
  510. #define __HAL_SYSCFG_FASTMODEPLUS_DISABLE(__FASTMODEPLUS__) do {assert_param(IS_SYSCFG_FASTMODEPLUS((__FASTMODEPLUS__)));\
  511. CLEAR_BIT(SYSCFG->CFGR1, (__FASTMODEPLUS__));\
  512. }while(0U)
  513. #if defined(SYSCFG_CDEN_SUPPORT)
  514. /** @brief Clamping Diode on specific pins enable/disable macros
  515. * @param __PIN__ This parameter can be a combination of values @ref SYSCFG_ClampingDiode
  516. */
  517. #define __HAL_SYSCFG_CLAMPINGDIODE_ENABLE(__PIN__) do {assert_param(IS_SYSCFG_CLAMPINGDIODE((__PIN__)));\
  518. SET_BIT(SYSCFG->CFGR2, (__PIN__));\
  519. }while(0U)
  520. #define __HAL_SYSCFG_CLAMPINGDIODE_DISABLE(__PIN__) do {assert_param(IS_SYSCFG_CLAMPINGDIODE((__PIN__)));\
  521. CLEAR_BIT(SYSCFG->CFGR2, (__PIN__));\
  522. }while(0U)
  523. #endif /* SYSCFG_CDEN_SUPPORT */
  524. /** @brief ISR wrapper check
  525. * @note Allow to determine interrupt source per line.
  526. */
  527. #define __HAL_SYSCFG_GET_PENDING_IT(__SOURCE__) \
  528. (SYSCFG->IT_LINE_SR[((__SOURCE__) >> 0x18U)] & ((__SOURCE__) & 0x00FFFFFFU))
  529. /** @brief selection of the modulation envelope signal macro, using bits [7:6] of SYSCFG_CFGR1 register
  530. * @param __SOURCE__ This parameter can be a value of @ref HAL_IR_ENV_SEL
  531. */
  532. #define __HAL_SYSCFG_IRDA_ENV_SELECTION(__SOURCE__) do {assert_param(IS_HAL_SYSCFG_IRDA_ENV_SEL((__SOURCE__)));\
  533. CLEAR_BIT(SYSCFG->CFGR1, SYSCFG_CFGR1_IR_MOD);\
  534. SET_BIT(SYSCFG->CFGR1, (__SOURCE__));\
  535. }while(0U)
  536. #define __HAL_SYSCFG_GET_IRDA_ENV_SELECTION() ((SYSCFG->CFGR1) & 0x000000C0U)
  537. /** @brief IROut Polarity Selection, using bit[5] of SYSCFG_CFGR1 register
  538. * @param __SEL__ This parameter can be a value of @ref HAL_IR_POL_SEL
  539. */
  540. #define __HAL_SYSCFG_IRDA_OUT_POLARITY_SELECTION(__SEL__) do { assert_param(IS_HAL_SYSCFG_IRDA_POL_SEL((__SEL__)));\
  541. CLEAR_BIT(SYSCFG->CFGR1, SYSCFG_CFGR1_IR_POL);\
  542. SET_BIT(SYSCFG->CFGR1,(__SEL__));\
  543. }while(0U)
  544. /**
  545. * @brief Return the IROut Polarity mode as configured by user.
  546. * @retval The IROut polarity as configured by user. The returned value can be one
  547. * of @ref HAL_IR_POL_SEL
  548. */
  549. #define __HAL_SYSCFG_GET_POLARITY() READ_BIT(SYSCFG->CFGR1, SYSCFG_CFGR1_IR_POL)
  550. /** @brief Break input to TIM1/15/16/17 capability enable/disable macros
  551. * @param __BREAK__ This parameter can be a value of @ref SYSCFG_Break
  552. */
  553. #define __HAL_SYSCFG_BREAK_ENABLE(__BREAK__) do {assert_param(IS_SYSCFG_BREAK_CONFIG((__BREAK__)));\
  554. SET_BIT(SYSCFG->CFGR2, (__BREAK__));\
  555. }while(0U)
  556. #define __HAL_SYSCFG_BREAK_DISABLE(__BREAK__) do {assert_param(IS_SYSCFG_BREAK_CONFIG((__BREAK__)));\
  557. CLEAR_BIT(SYSCFG->CFGR2, (__BREAK__));\
  558. }while(0U)
  559. /**
  560. * @}
  561. */
  562. /**
  563. * @}
  564. */
  565. /* Private macros ------------------------------------------------------------*/
  566. /** @defgroup SYSCFG_Private_Macros SYSCFG Private Macros
  567. * @{
  568. */
  569. #if defined (PWR_PVD_SUPPORT)
  570. #define IS_SYSCFG_BREAK_CONFIG(__CONFIG__) (((__CONFIG__) == SYSCFG_BREAK_SP) || \
  571. ((__CONFIG__) == SYSCFG_BREAK_PVD) || \
  572. ((__CONFIG__) == SYSCFG_BREAK_ECC) || \
  573. ((__CONFIG__) == SYSCFG_BREAK_LOCKUP))
  574. #else
  575. #define IS_SYSCFG_BREAK_CONFIG(__CONFIG__) (((__CONFIG__) == SYSCFG_BREAK_SP) || \
  576. ((__CONFIG__) == SYSCFG_BREAK_ECC) || \
  577. ((__CONFIG__) == SYSCFG_BREAK_LOCKUP))
  578. #endif /* PWR_PVD_SUPPORT */
  579. #if defined(SYSCFG_CDEN_SUPPORT)
  580. #define IS_SYSCFG_CLAMPINGDIODE(__PIN__) ((((__PIN__) & SYSCFG_CDEN_PA1) == SYSCFG_CDEN_PA1) || \
  581. (((__PIN__) & SYSCFG_CDEN_PA3) == SYSCFG_CDEN_PA3) || \
  582. (((__PIN__) & SYSCFG_CDEN_PA5) == SYSCFG_CDEN_PA5) || \
  583. (((__PIN__) & SYSCFG_CDEN_PA6) == SYSCFG_CDEN_PA6) || \
  584. (((__PIN__) & SYSCFG_CDEN_PA13) == SYSCFG_CDEN_PA13) || \
  585. (((__PIN__) & SYSCFG_CDEN_PB0) == SYSCFG_CDEN_PB0) || \
  586. (((__PIN__) & SYSCFG_CDEN_PB1) == SYSCFG_CDEN_PB1) || \
  587. (((__PIN__) & SYSCFG_CDEN_PB2) == SYSCFG_CDEN_PB2))
  588. #endif /* SYSCFG_CDEN_SUPPORT */
  589. #if defined (USART4)
  590. #define IS_HAL_SYSCFG_IRDA_ENV_SEL(SEL) (((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_TIM16) || \
  591. ((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_USART1) || \
  592. ((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_USART4))
  593. #else
  594. #define IS_HAL_SYSCFG_IRDA_ENV_SEL(SEL) (((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_TIM16) || \
  595. ((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_USART1) || \
  596. ((SEL) == HAL_SYSCFG_IRDA_ENV_SEL_USART2))
  597. #endif /* USART4 */
  598. #define IS_HAL_SYSCFG_IRDA_POL_SEL(SEL) (((SEL) == HAL_SYSCFG_IRDA_POLARITY_NOT_INVERTED) || \
  599. ((SEL) == HAL_SYSCFG_IRDA_POLARITY_INVERTED))
  600. #if defined (SYSCFG_CFGR1_UCPD1_STROBE) || defined (SYSCFG_CFGR1_UCPD2_STROBE)
  601. #define IS_SYSCFG_DBATT_CONFIG(__CONFIG__) (((__CONFIG__) == SYSCFG_UCPD1_STROBE) || \
  602. ((__CONFIG__) == SYSCFG_UCPD2_STROBE) || \
  603. ((__CONFIG__) == (SYSCFG_UCPD1_STROBE | SYSCFG_UCPD2_STROBE)))
  604. #endif /* SYSCFG_CFGR1_UCPD1_STROBE || SYSCFG_CFGR1_UCPD2_STROBE */
  605. #if defined(VREFBUF)
  606. #define IS_SYSCFG_VREFBUF_VOLTAGE_SCALE(__SCALE__) (((__SCALE__) == SYSCFG_VREFBUF_VOLTAGE_SCALE0) || \
  607. ((__SCALE__) == SYSCFG_VREFBUF_VOLTAGE_SCALE1))
  608. #define IS_SYSCFG_VREFBUF_HIGH_IMPEDANCE(__VALUE__) (((__VALUE__) == SYSCFG_VREFBUF_HIGH_IMPEDANCE_DISABLE) || \
  609. ((__VALUE__) == SYSCFG_VREFBUF_HIGH_IMPEDANCE_ENABLE))
  610. #define IS_SYSCFG_VREFBUF_TRIMMING(__VALUE__) (((__VALUE__) > 0U) && ((__VALUE__) <= VREFBUF_CCR_TRIM))
  611. #endif /* VREFBUF */
  612. #define IS_SYSCFG_FASTMODEPLUS(__PIN__) ((((__PIN__) & SYSCFG_FASTMODEPLUS_PA9) == SYSCFG_FASTMODEPLUS_PA9) || \
  613. (((__PIN__) & SYSCFG_FASTMODEPLUS_PA10) == SYSCFG_FASTMODEPLUS_PA10) || \
  614. (((__PIN__) & SYSCFG_FASTMODEPLUS_PB6) == SYSCFG_FASTMODEPLUS_PB6) || \
  615. (((__PIN__) & SYSCFG_FASTMODEPLUS_PB7) == SYSCFG_FASTMODEPLUS_PB7) || \
  616. (((__PIN__) & SYSCFG_FASTMODEPLUS_PB8) == SYSCFG_FASTMODEPLUS_PB8) || \
  617. (((__PIN__) & SYSCFG_FASTMODEPLUS_PB9) == SYSCFG_FASTMODEPLUS_PB9))
  618. #define IS_HAL_REMAP_PIN(RMP) (((RMP) == SYSCFG_REMAP_PA11) || \
  619. ((RMP) == SYSCFG_REMAP_PA12) || \
  620. ((RMP) == (SYSCFG_REMAP_PA11 | SYSCFG_REMAP_PA12)))
  621. /**
  622. * @}
  623. */
  624. /** @defgroup HAL_Private_Macros HAL Private Macros
  625. * @{
  626. */
  627. #define IS_TICKFREQ(FREQ) (((FREQ) == HAL_TICK_FREQ_10HZ) || \
  628. ((FREQ) == HAL_TICK_FREQ_100HZ) || \
  629. ((FREQ) == HAL_TICK_FREQ_1KHZ))
  630. /**
  631. * @}
  632. */
  633. /* Exported functions --------------------------------------------------------*/
  634. /** @defgroup HAL_Exported_Functions HAL Exported Functions
  635. * @{
  636. */
  637. /** @defgroup HAL_Exported_Functions_Group1 HAL Initialization and Configuration functions
  638. * @{
  639. */
  640. /* Initialization and Configuration functions ******************************/
  641. HAL_StatusTypeDef HAL_Init(void);
  642. HAL_StatusTypeDef HAL_DeInit(void);
  643. void HAL_MspInit(void);
  644. void HAL_MspDeInit(void);
  645. HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority);
  646. /**
  647. * @}
  648. */
  649. /** @defgroup HAL_Exported_Functions_Group2 HAL Control functions
  650. * @{
  651. */
  652. /* Peripheral Control functions ************************************************/
  653. void HAL_IncTick(void);
  654. void HAL_Delay(uint32_t Delay);
  655. uint32_t HAL_GetTick(void);
  656. uint32_t HAL_GetTickPrio(void);
  657. HAL_StatusTypeDef HAL_SetTickFreq(HAL_TickFreqTypeDef Freq);
  658. HAL_TickFreqTypeDef HAL_GetTickFreq(void);
  659. void HAL_SuspendTick(void);
  660. void HAL_ResumeTick(void);
  661. uint32_t HAL_GetHalVersion(void);
  662. uint32_t HAL_GetREVID(void);
  663. uint32_t HAL_GetDEVID(void);
  664. uint32_t HAL_GetUIDw0(void);
  665. uint32_t HAL_GetUIDw1(void);
  666. uint32_t HAL_GetUIDw2(void);
  667. /**
  668. * @}
  669. */
  670. /** @defgroup HAL_Exported_Functions_Group3 DBGMCU Control functions
  671. * @{
  672. */
  673. /* DBGMCU Peripheral Control functions *****************************************/
  674. void HAL_DBGMCU_EnableDBGStopMode(void);
  675. void HAL_DBGMCU_DisableDBGStopMode(void);
  676. void HAL_DBGMCU_EnableDBGStandbyMode(void);
  677. void HAL_DBGMCU_DisableDBGStandbyMode(void);
  678. /**
  679. * @}
  680. */
  681. /* Exported variables ---------------------------------------------------------*/
  682. /** @addtogroup HAL_Exported_Variables
  683. * @{
  684. */
  685. extern __IO uint32_t uwTick;
  686. extern uint32_t uwTickPrio;
  687. extern HAL_TickFreqTypeDef uwTickFreq;
  688. /**
  689. * @}
  690. */
  691. /** @defgroup HAL_Exported_Functions_Group4 SYSCFG configuration functions
  692. * @{
  693. */
  694. /* SYSCFG Control functions ****************************************************/
  695. #if defined(VREFBUF)
  696. void HAL_SYSCFG_VREFBUF_VoltageScalingConfig(uint32_t VoltageScaling);
  697. void HAL_SYSCFG_VREFBUF_HighImpedanceConfig(uint32_t Mode);
  698. void HAL_SYSCFG_VREFBUF_TrimmingConfig(uint32_t TrimmingValue);
  699. HAL_StatusTypeDef HAL_SYSCFG_EnableVREFBUF(void);
  700. void HAL_SYSCFG_DisableVREFBUF(void);
  701. #endif /* VREFBUF */
  702. void HAL_SYSCFG_EnableIOAnalogSwitchBooster(void);
  703. void HAL_SYSCFG_DisableIOAnalogSwitchBooster(void);
  704. void HAL_SYSCFG_EnableRemap(uint32_t PinRemap);
  705. void HAL_SYSCFG_DisableRemap(uint32_t PinRemap);
  706. #if defined(SYSCFG_CDEN_SUPPORT)
  707. void HAL_SYSCFG_EnableClampingDiode(uint32_t PinConfig);
  708. void HAL_SYSCFG_DisableClampingDiode(uint32_t PinConfig);
  709. #endif /* SYSCFG_CDEN_SUPPORT */
  710. #if defined (SYSCFG_CFGR1_UCPD1_STROBE) || defined (SYSCFG_CFGR1_UCPD2_STROBE)
  711. void HAL_SYSCFG_StrobeDBattpinsConfig(uint32_t ConfigDeadBattery);
  712. #endif /* SYSCFG_CFGR1_UCPD1_STROBE || SYSCFG_CFGR1_UCPD2_STROBE */
  713. /**
  714. * @}
  715. */
  716. /**
  717. * @}
  718. */
  719. /**
  720. * @}
  721. */
  722. /**
  723. * @}
  724. */
  725. #ifdef __cplusplus
  726. }
  727. #endif
  728. #endif /* STM32G0xx_HAL_H */